JAJSKR5D October   2020  – July 2024 TMUX7211 , TMUX7212 , TMUX7213

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Thermal Information
    4. 6.4  Recommended Operating Conditions
    5. 6.5  Source or Drain Continuous Current
    6. 6.6  ±15 V Dual Supply: Electrical Characteristics 
    7. 6.7  ±15 V Dual Supply: Switching Characteristics 
    8. 6.8  ±20 V Dual Supply: Electrical Characteristics
    9. 6.9  ±20 V Dual Supply: Switching Characteristics
    10. 6.10 44 V Single Supply: Electrical Characteristics 
    11. 6.11 44 V Single Supply: Switching Characteristics 
    12. 6.12 12 V Single Supply: Electrical Characteristics 
    13. 6.13 12 V Single Supply: Switching Characteristics 
    14. 6.14 Typical Characteristics
  8. Parameter Measurement Information
    1. 7.1  On-Resistance
    2. 7.2  Off-Leakage Current
    3. 7.3  On-Leakage Current
    4. 7.4  tON and tOFF Time
    5. 7.5  tON (VDD) Time
    6. 7.6  Propagation Delay
    7. 7.7  Charge Injection
    8. 7.8  Off Isolation
    9. 7.9  Channel-to-Channel Crosstalk
    10. 7.10 Bandwidth
    11. 7.11 THD + Noise
    12. 7.12 Power Supply Rejection Ratio (PSRR)
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Bidirectional Operation
      2. 8.3.2 Rail-to-Rail Operation
      3. 8.3.3 1.8V Logic Compatible Inputs
      4. 8.3.4 Integrated Pull-Down Resistor on Logic Pins
      5. 8.3.5 Fail-Safe Logic
      6. 8.3.6 Latch-Up Immune
      7. 8.3.7 Ultra-Low Charge Injection
    4. 8.4 Device Functional Modes
    5. 8.5 Truth Tables
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curve
    3. 9.3 Power Supply Recommendations
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Documentation Support
      1. 10.1.1 Related Documentation
    2. 10.2 ドキュメントの更新通知を受け取る方法
    3. 10.3 サポート・リソース
    4. 10.4 Trademarks
    5. 10.5 静電気放電に関する注意事項
    6. 10.6 用語集
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Pin Configuration and Functions

TMUX7211 TMUX7212 TMUX7213 PW Package, 16-Pin TSSOP
                        (Top View)Figure 5-1 PW Package, 16-Pin TSSOP (Top View)
TMUX7211 TMUX7212 TMUX7213 RUM Package, 16-Pin WQFN
                        (Top View)Figure 5-2 RUM Package, 16-Pin WQFN (Top View)
Table 5-1 Pin Functions
PIN TYPE(1) DESCRIPTION (2)
NAME TSSOP WQFN
D1 2 16 I/O Drain pin 1. Can be an input or output.
D2 15 13 I/O Drain pin 2. Can be an input or output.
D3 10 8 I/O Drain pin 3. Can be an input or output.
D4 7 5 I/O Drain pin 4. Can be an input or output.
GND 5 3 P Ground (0 V) reference
N.C. 12 10 No internal connection. Can be shorted to GND or left floating.
S1 3 1 I/O Source pin 1. Can be an input or output.
S2 14 12 I/O Source pin 2. Can be an input or output.
S3 11 9 I/O Source pin 3. Can be an input or output.
S4 6 4 I/O Source pin 4. Can be an input or output.
SEL1 1 15 I Logic control input 1, has internal 4 MΩ pull-down resistor. Controls channel 1 state as shown in Section 8.5.
SEL2 16 14 I Logic control input 2, has internal 4 MΩ pull-down resistor. Controls channel 2 state as shown in Section 8.5.
SEL3 9 7 I Logic control input 3, has internal 4 MΩ pull-down resistor. Controls channel 3 state as shown in Section 8.5.
SEL4 8 6 I Logic control input 4, has internal 4 MΩ pull-down resistor. Controls channel 4 state as shown in Section 8.5.
VDD 13 11 P Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 µF to 10 µF between VDD and GND.
VSS 4 2 P Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VSS and GND.
Thermal Pad The thermal pad is not connected internally. No requirement to solder this pad, if connected it is recommended that the pad be left floating or tied to GND
I = input, O = output, I/O = input and output, P = power.
Refer to Section 8.4 for what to do with unused pins.