4 改訂履歴
Changes from G Revision (August 2015) to H Revision
-
TPS65132Sから製品プレビューを削除Go
-
Changed Device Comparison Table Go
-
Added description of clock stretching Go
-
Deleted detailed I2C interface description Go
-
Added that the DLYx Register is only valid for TPS65132Sx versions. Go
-
Changed Table 6 Go
Changes from F Revision (June 2015) to G Revision
-
Changed scope figures for Boost Converter switching. Go
Changes from E Revision (November 2014) to F Revision
-
Added TPS65132L1 device to Device Comparison table Go
-
Added TPS65132T6 device to the Device Comparison Table. Go
-
Separated LOGIC SCL, SDA spec MIN/MAX from LOGIC EN, ENN, ENP, SYNC spec MIN/MAXGo
-
Changed DAC Registers section for clarity Go
-
Added High-current Applications (≤ 150 mA) sectionGo
Changes from D Revision (October 2014) to E Revision
-
Added TPS65132L0 device to Device Comparison table Go
Changes from C Revision (July 2014) to D Revision
-
「製品情報」表で、パッケージの種類を業界標準の識別子に変更Go
Changes from B Revision (May 2014) to C Revision
-
Added note to Device Comparison Table Go
-
Added reference to Power-Down And Discharge (LDO) and Power-Down And Discharge (CPN) Go
-
Added Table 1 and various references to itGo
-
Added "Power-Down And Discharge (CPN) shows the VNEG discharge behavior of each device variant".Go
-
Added Table 2 and various references to it Go
-
Added note to Figure 18 Go
Changes from A Revision (August 2013) to B Revision
-
新しいデータシートの標準フォーマットに変更Go
-
Added 「製品情報」表に新しいパッケージ・オプション(QFN)をGo
-
Added new package option (QFN) to Pin Configurations section Go
-
Added the ESD Ratings table Go
Changes from * Revision (June 2013) to A Revision
-
Added TPS65132Bx devices to the Device Comparison tableGo