JAJSHF0B February 2019 – November 2019 BQ25887
PRODUCTION DATA.
REG2A is shown in Figure 67 and described in Table 51.
Return to Summary Table.
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Field | QCBH_EN | QCBL_EN | CB_FLAG | HS_CV_FLAG | LS_CV_FLAG | HS_OV_FLAG | LS_OV_FLAG | CB_OC_FLAG |
Bit | Field | Type | Reset by REG_RST | Reset by WATCHDOG | Description | |
---|---|---|---|---|---|---|
7 | QCBH_EN | R/W | Yes | No | Bit to turn on QCBH to discharge the top cell.
0 – Turn off QCBH (Default) 1 – Turn on QCBH |
|
6 | QCBL_EN | R/W | Yes | No | Bit to turn on QCBL to discharge the bottom cell.
0 – Turn off QCBL (Default) 1 – Turn on QCBL |
|
5 | CB_FLAG | R | Yes | No | Cell balancing status INT Flag
0 – Normal 1 – Entered or exited cell balancing |
|
4 | HS_CV_FLAG | R | Yes | No | If this bit is set, the high side cell balancing FET is in CV mode, or has been in CV mode. This bit is cleared upon read. | |
3 | LS_CV_FLAG | R | Yes | No | If this bit is set, the low side cell balancing FET is in CV mode, or has been in CV mode. This bit is cleared upon read. | |
2 | HS_OV_FLAG | R | Yes | No | If this bit is set, the high side cell is in over-voltage, or has been in over-voltage. This bit is cleared upon read. | |
1 | LS_OV_FLAG | R | Yes | No | If this bit is set, the low side cell is in over-voltage, or has been in over-voltage. This bit is cleared upon read. | |
0 | CB_OC_FLAG | R | Yes | No | If this bit is set, the Cell Balance Over-Current Protection is active, or has been active. This bit is cleared upon read. |