JAJSHF0B February 2019 – November 2019 BQ25887
PRODUCTION DATA.
REG08 is shown in Figure 32 and described in Table 16.
Return to Summary Table.
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reset | 0h | 1h | 1h | 1h | ||||
Field | Reserved[2:0] | JEITA_VSET[1:0] | JEITA_ISETH | JEITA_ISETC[1:0] |
Bit | Field | Type | Reset by REG_RST | Reset by WATCHDOG | Description | |
---|---|---|---|---|---|---|
7 | RESERVED | R | No | No | Reserved bit always reads 0 | |
6 | RESERVED | R | No | No | Reserved bit always reads 0 | |
5 | RESERVED | R | No | No | Reserved bit always reads 0 | |
4 | JEITA_VSET[1] | R/W | Yes | Yes | JEITA High Temp. (45C – 60C) Voltage Setting:
00 – Charge Suspend 01 – Set VREG to 8.0V (default) 10 – Set VREG to 8.3V 11 – VREG unchanged |
|
3 | JEITA_VSET[0] | R/W | Yes | Yes | ||
2 | JEITA_ISETH | R/W | Yes | Yes | JEITA High Temp. (45C – 60C) Current Setting (percentage with respect to ICHG REG01[5:0]):
0 – 40% of ICHG 1 – 100% of ICHG (default) |
|
1 | JEITA_ISETC[1] | R/W | Yes | Yes | JEITA Low Temp. (0C – 10C) Current Setting (percentage with respect to ICHG REG01[5:0]):
00 – Charge Suspend 01 – 20% of ICHG (default) 10 – 40% of ICHG 11 – 100% of ICHG |
|
0 | JEITA_ISETC[0] | R/W | Yes | Yes |