JAJSHF0B February 2019 – November 2019 BQ25887
PRODUCTION DATA.
REG14 is shown in Figure 44 and described in Table 28.
Return to Summary Table.
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Field | VBUS_OVP_MASK | TSHUT_MASK | Reserved | TMR_MASK | SNS_SHORT_MASK | RESERVED | RESERVED | Reserved |
Bit | Field | Type | Reset by REG_RST | Reset by WATCHDOG | Description | |
---|---|---|---|---|---|---|
7 | VBUS_OVP_MASK | R/W | Yes | No | Input over-voltage INT Mask:
0 – VBUS_OVP rising edge produces INT pulse 1 – VBUS_OVP rising edge does not produce INT pulse |
|
6 | TSHUT_MASK | R/W | Yes | No | Thermal Shutdown INT Mask:
0 – TSHUT rising edge produces INT pulse 1 – TSHUT rising edge does not produce INT pulse |
|
5 | RESERVED | R | Yes | No | Reserved bit always reads 0h | |
4 | TMR_MASK | R/W | Yes | No | Charge Safety Timer Fault INT Mask:
0 – Timer expired rising edge produces INT pulse 1 – Timer expired rising edge does not produce INT pulse |
|
3 | SNS_SHORT_MASK | R/W | Yes | No | SNS Short Fault INT Mask:
0 – SNS short rising edge produces INT pulse 1 – SNS short rising edge does not produce INT pulse |
|
2 | RESERVED | R | Yes | No | Reserved bit always reads 0h | |
1 | RESERVED | R | Yes | No | Reserved bit always reads 0h | |
0 | RESERVED | R | Yes | No | Reserved bit always reads 0h |