SLAU893B October 2023 – July 2024 MSPM0C1103 , MSPM0C1103-Q1 , MSPM0C1104 , MSPM0C1104-Q1
In STOP mode, the CPU, SRAM, and PD1 peripherals are disabled and in retention (if applicable). PD0 peripherals are available with a max ULPCLK frequency of 4MHz. SYSOSC can run at higher frequencies to support ADC operation, but ULPCLK will be automatically limited to the 4MHz SYSOSC output by SYSCTL. High speed oscillator HFCLK_IN is automatically disabled.
DMA is available to be triggered. A DMA trigger wakes the PD1 power domain to make the SRAM and DMA available for processing the DMA transfer, and the DMA transfer is processed at the current MCLK and ULPCLK rate. After the transfer completes, the SRAM is returned to retention and PD1 is disabled automatically.
STOP mode is the lowest power mode that supports ADC operation.
There are three policy options for STOP mode: STOP0 and STOP2.