SLUAAH0 February 2022 UCC14130-Q1 , UCC14131-Q1 , UCC14140-Q1 , UCC14141-Q1 , UCC14240-Q1 , UCC14241-Q1 , UCC14340-Q1 , UCC14341-Q1 , UCC15240-Q1 , UCC15241-Q1
The second case shown in Figure 8-2 illustrates the RLIM regulator sinking current from the gate driver COM pin to compensate for the nominal values of CVEE being lower and CVDD being higher. In this case the voltage across CVEE (COM-VEE) drifts higher resulting in ILIM sinking current through RLIM to restore equal capacitor charge balance.
The additional compensated charge, ΔQC_DN, as a result of the worst case expected capacitor variation ΔCVDD and ΔCVEE is given by Equation 24.
The product of ΔQC_DN and FSW can then be used to determine the ILIM source current given by Equation 25.
RLIM is then determined by Equation 26 as.