SNAA386 November 2023 CDCE6214 , CDCE6214-Q1 , CDCE6214Q1TM , LMK00301 , LMK00304 , LMK00306 , LMK00308 , LMK00334 , LMK00334-Q1 , LMK00338 , LMK03318 , LMK03328 , LMK3H0102 , LMK6C , LMK6H , LMKDB1104 , LMKDB1108 , LMKDB1120 , LMKDB1202 , LMKDB1204
In addition to the jitter requirements of the REFCLK, there are limitations on various time-domain parameters as well. Table 4-2 summarizes these limits. The limits are not dependent upon PCIe generation or clock architecture.
Parameter | PCIe Limit |
---|---|
VCross | 250 mV to 550 mV |
VHigh | +150 mV minimum |
VLow | –150 mV maximum |
|VRingback|(1) | 100 mV minimum |
Period | 9.847 ns to 10.203 ns |
Duty Cycle | 40% to 60% |
VOvershoot | +300 mV |
VUndershoot | –300 mV |
Rising Edge Rate | 0.6 V/ns to 4 V/ns |
Falling Edge Rate | 0.6 V/ns to 4 V/ns |
Unless stated otherwise, the parameters in Table 4-2 are measured using the differential waveform, which is typically a math channel of a high-bandwidth oscilloscope configured for subtraction between the two single-ended waveforms. A PCIe REFCLK analysis tool, such as the Texas Instruments PCIe Reference Clock Analysis Tool, uses the individual waveforms and performs the calculation. Table 4-3 describes the parameters in Table 4-2.
Parameter | Description |
---|---|
VCross | Single-ended voltage when the + and – REFCLK outputs are equal with respect to the system GND, measured on the rising edge of the + output, as measured into an AC load |
VHigh | High level voltage, as measured into an AC load |
VLow | Low level voltage, as measured into an AC load |
VRingback | As measured into an AC load, the voltage level that is allowed be reached after an undershoot or overshoot occurs, before the voltage settles at the VLow or VHigh level, measured from GND |
Period | Time for a full clock cycle, as measured between rising clock edges, including jitter and SSC |
Duty Cycle | Percentage of time that clock is held high in relation to full clock period |
VOvershoot | Overshoot of voltage on rising clock edges, as measured into an AC load |
VUndershoot | Undershoot of voltage on falling clock edges, as measured into an AC load |
Rising Edge Rate | The rate at which rising clock edges transition from –150 mV to +150 mV, as measured into an AC load |
Falling Edge Rate | The rate at which rising clock edges transition from +150 mV to –150 mV, as measured into an AC load |
VOvershoot, VUndershoot, and VRingback can appear to violate the PCIe specification when the outputs are improperly terminated, resulting in reflections. Matching the impedance as specified by the REFCLK source and the receiver is critical for minimizing reflections. Refer to Termination Guidelines for Differential and Single-Ended Signals for guidance on properly terminating REFCLK.