SNIU028D February 2016 – September 2020 UCD3138 , UCD3138064 , UCD3138064A , UCD3138128 , UCD3138A , UCD3138A64
Address FFF7F040
17 | 16 |
PCM_CLK_EN | CPCC_CLK_EN |
R/W-1 | R/W-1 |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
FILTER2 _CLK_EN | FILTER1 _CLK_EN | FILTER0 _CLK_EN | FE_CTRL2 _CLK_EN | FE_CTRL1 _CLK_EN | FE_CTRL0 _CLK_EN | DPWM3 _CLK_EN | DPWM2 _CLK_EN |
R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DPWM1 _CLK_EN | DPWM0 _CLK_EN | SCI1_CLK_EN | SCI0_CLK_EN | ADC12_CLK _EN | PMBUS_CLK _EN | GIO_CLK_EN | TIMER_CLK _EN |
R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
DTC_CLK_EN | Reserved | RTC_CLK_EN | I2C_CLK_EN | SPI_CLK_EN | PCM_CLK_EN | CPCC_CLK_EN |
R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
FILTER2 _CLK_EN | FILTER1 _CLK_EN | FILTER0 _CLK_EN | FE_CTRL2 _CLK_EN | FE_CTRL1 _CLK_EN | FE_CTRL0 _CLK_EN | DPWM3 _CLK_EN | DPWM2 _CLK_EN |
R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DPWM1 _CLK_EN | DPWM0 _CLK_EN | SCI1_CLK_EN | SCI0_CLK_EN | ADC12_CLK _EN | PMBUS_CLK _EN | GIO_CLK_EN | TIMER_CLK _EN |
R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
17 | PCM_CLK_EN | R/W | 1 | Clock Enable for Digital Peak Current Control Module 0 = Disables clocks to Digital Peak Current Control Module 1 = Enables clocks to Digital Peak Current Control Module (Default) |
16 | CPCC_CLK_EN | R/W | 1 | Clock Enable for Constant Power/Constant Current Module 0 = Disables clocks to Constant Power/Constant Current Module 1 = Enables clocks to Constant Power/Constant Current Module (Default) |
15 | FILTER2_CLK_EN | R/W | 1 | Clock Enable for Filter 2 Module 0 = Disables clocks to Filter 2 Module 1 = Enables clocks to Filter 2 Module (Default) |
14 | FILTER1_CLK_EN | R/W | 1 | Clock Enable for Filter 1 Module 0 = Disables clocks to Filter 1 Module 1 = Enables clocks to Filter 1 Module (Default) |
13 | FILTER0_CLK_EN | R/W | 1 | Clock Enable for Filter 0 Module 0 = Disables clocks to Filter 0 Module 1 = Enables clocks to Filter 0 Module (Default) |
12 | FE_CTRL2_CLK_EN | R/W | 1 | Clock Enable for Front End Control 2 Module 0 = Disables clocks to Front End Control 2 Module 1 = Enables clocks to Front End Control 2 Module (Default) |
11 | FE_CTRL1_CLK_EN | R/W | 1 | Clock Enable for Front End Control 1 Module 0 = Disables clocks to Front End Control 1 Module 1 = Enables clocks to Front End Control 1 Module (Default) |
10 | FE_CTRL0_CLK_EN | R/W | 1 | Clock Enable for Front End Control 0 Module 0 = Disables clocks to Front End Control 0 Module 1 = Enables clocks to Front End Control 0 Module (Default) |
9 | DPWM3_CLK_EN | R/W | 1 | Clock Enable for DPWM 3 Module 0 = Disables clocks to DPWM 3 Module 1 = Enables clocks to DPWM 3 Module (Default) |
8 | DPWM2_CLK_EN | R/W | 1 | Clock Enable for DPWM 2 Module 0 = Disables clocks to DPWM 2 Module 1 = Enables clocks to DPWM 2 Module (Default) |
7 | DPWM1_CLK_EN | R/W | 1 | Clock Enable for DPWM 1 Module 0 = Disables clocks to DPWM 1 Module 1 = Enables clocks to DPWM 1 Module (Default) |
6 | DPWM0_CLK_EN | R/W | 1 | Clock Enable for SCI/UART 1 Module 0 = Disables clocks to SCI/UART 1 Module 1 = Enables clocks to SCI/UART 1 Module (Default) |
5 | SCI1_CLK_EN | R/W | 1 | Clock Enable for SCI/UART 1 Module 0 = Disables clocks to SCI/UART 1 Module 1 = Enables clocks to SCI/UART 1 Module (Default) |
4 | SCI0_CLK_EN | R/W | 1 | Clock Enable for SCI/UART 0 Module 0 = Disables clocks to SCI/UART 0 Module 1 = Enables clocks to SCI/UART 0 Module (Default) |
3 | ADC12_CLK_EN | R/W | 1 | Clock Enable for ADC12 Control Module 0 = Disables clocks to ADC12 Control Module 1 = Enables clocks to ADC12 Control Module (Default) |
2 | PMBUS_CLK_EN | R/W | 1 | Clock Enable for PMBus Interface Module 0 = Disables clocks to PMBus Interface Module 1 = Enables clocks to PMBus Interface Module (Default) |
1 | GIO_CLK_EN | R/W | 1 | Clock Enable for GIO Module 0 = Disables clocks to GIO Module 1 = Enables clocks to GIO Module (Default) |
0 | TIMER_CLK_EN | R/W | 1 | Clock Enable for Timer Module 0 = Disables clocks to Timer Module 1 = Enables clocks to Timer Module (Default) |