SNLA404 December 2022 DP83TC811R-Q1 , DP83TC811S-Q1 , DP83TC812R-Q1 , DP83TC812S-Q1 , DP83TG720R-Q1 , DP83TG720S-Q1
At TA (relative to T0), the PHY should have a stable clock signal. The clock signal is either supplied by a crystal, for which XI and XO pins are used, or through an oscillator where XI is only used. If using an oscillator, the amplitude follows the VDDIO rail.
811 |
720 |
812 |
|
---|---|---|---|
TA (ms) |
40 |
20 |
10 |