SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Module Name | Module Base Address | Size |
---|---|---|
CTRL_MODULE_CORE | 0x4A00 2000 | 8 KiB |
CTRL_MODULE_WKUP | 0x4AE0 C000 | 4 KiB |
Register Name | Type | Register Width (Bits) | Address Offset | CTRL_MODULE_CORE Base Address |
---|---|---|---|---|
RESERVED_k (k = 0 to 76) | R | 32 | 0x0000 0000 + (k*4) | 0x4A00 2000 + (k*4) |
CTRL_CORE_STATUS | R | 32 | 0x0000 0134 | 0x4A00 2134 |
RESERVED | R | 32 | 0x0000 0138 | 0x4A00 2138 |
RESERVED | R | 32 | 0x0000 013C | 0x4A00 213C |
RESERVED | R | 32 | 0x0000 0140 | 0x4A00 2140 |
RESERVED | R | 32 | 0x0000 0144 | 0x4A00 2144 |
CTRL_CORE_SEC_ERR_STATUS_FUNC_1 | RW | 32 | 0x0000 0148 | 0x4A00 2148 |
RESERVED | R | 32 | 0x0000 014C | 0x4A00 214C |
CTRL_CORE_SEC_ERR_STATUS_DEBUG_1 | RW | 32 | 0x0000 0150 | 0x4A00 2150 |
RESERVED | R | 32 | 0x0000 0154 | 0x4A00 2154 |
RESERVED | R | 32 | 0x0000 0158 | 0x4A00 2158 |
CTRL_CORE_MPU_FORCEWRNP | RW | 32 | 0x0000 015C | 0x4A00 215C |
RESERVED | R | 32 | 0x0000 0160 | 0x4A00 2160 |
RESERVED | R | 32 | 0x0000 0164 | 0x4A00 2164 |
RESERVED | R | 32 | 0x0000 0168 | 0x4A00 2168 |
RESERVED | R | 32 | 0x0000 016C | 0x4A00 216C |
RESERVED | R | 32 | 0x0000 0170 | 0x4A00 2170 |
RESERVED | R | 32 | 0x0000 0174 | 0x4A00 2174 |
RESERVED | R | 32 | 0x0000 0178 | 0x4A00 2178 |
RESERVED | R | 32 | 0x0000 017C | 0x4A00 217C |
RESERVED | R | 32 | 0x0000 0180 | 0x4A00 2180 |
RESERVED | R | 32 | 0x0000 0184 | 0x4A00 2184 |
RESERVED | R | 32 | 0x0000 0188 | 0x4A00 2188 |
RESERVED | R | 32 | 0x0000 018C | 0x4A00 218C |
RESERVED | R | 32 | 0x0000 0190 | 0x4A00 2190 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_0 | R | 32 | 0x0000 0194 | 0x4A00 2194 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_1 | R | 32 | 0x0000 0198 | 0x4A00 2198 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_2 | R | 32 | 0x0000 019C | 0x4A00 219C |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_3 | R | 32 | 0x0000 01A0 | 0x4A00 21A0 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_4 | R | 32 | 0x0000 01A4 | 0x4A00 21A4 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_5 | R | 32 | 0x0000 01A8 | 0x4A00 21A8 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_0 | R | 32 | 0x0000 01AC | 0x4A00 21AC |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_1 | R | 32 | 0x0000 01B0 | 0x4A00 21B0 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_2 | R | 32 | 0x0000 01B4 | 0x4A00 21B4 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_3 | R | 32 | 0x0000 01B8 | 0x4A00 21B8 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_4 | R | 32 | 0x0000 01BC | 0x4A00 21BC |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_5 | R | 32 | 0x0000 01C0 | 0x4A00 21C0 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_6 | R | 32 | 0x0000 01C4 | 0x4A00 21C4 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_7 | R | 32 | 0x0000 01C8 | 0x4A00 21C8 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_0 | R | 32 | 0x0000 01CC | 0x4A00 21CC |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_1 | R | 32 | 0x0000 01D0 | 0x4A00 21D0 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_2 | R | 32 | 0x0000 01D4 | 0x4A00 21D4 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_3 | R | 32 | 0x0000 01D8 | 0x4A00 21D8 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_4 | R | 32 | 0x0000 01DC | 0x4A00 21DC |
CTRL_CORE_STD_FUSE_OPP_BGAP_GPU | R | 32 | 0x0000 01E0 | 0x4A00 21E0 |
CTRL_CORE_STD_FUSE_OPP_BGAP_MPU | R | 32 | 0x0000 01E4 | 0x4A00 21E4 |
CTRL_CORE_STD_FUSE_OPP_BGAP_CORE | R | 32 | 0x0000 01E8 | 0x4A00 21E8 |
CTRL_CORE_STD_FUSE_OPP_BGAP_MPU23 | R | 32 | 0x0000 01EC | 0x4A00 21EC |
RESERVED_x (x = 0 to 11) | R | 32 | 0x0000 01F0 | 0x4A00 21F0 |
CTRL_CORE_STD_FUSE_MPK_0 | R | 32 | 0x0000 0220 | 0x4A00 2220 |
CTRL_CORE_STD_FUSE_MPK_1 | R | 32 | 0x0000 0224 | 0x4A00 2224 |
CTRL_CORE_STD_FUSE_MPK_2 | R | 32 | 0x0000 0228 | 0x4A00 2228 |
CTRL_CORE_STD_FUSE_MPK_3 | R | 32 | 0x0000 022C | 0x4A00 222C |
CTRL_CORE_STD_FUSE_MPK_4 | R | 32 | 0x0000 0230 | 0x4A00 2230 |
CTRL_CORE_STD_FUSE_MPK_5 | R | 32 | 0x0000 0234 | 0x4A00 2234 |
CTRL_CORE_STD_FUSE_MPK_6 | R | 32 | 0x0000 0238 | 0x4A00 2238 |
CTRL_CORE_STD_FUSE_MPK_7 | R | 32 | 0x0000 023C | 0x4A00 223C |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_0 | R | 32 | 0x0000 0240 | 0x4A00 2240 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_1 | R | 32 | 0x0000 0244 | 0x4A00 2244 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_2 | R | 32 | 0x0000 0248 | 0x4A00 2248 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_3 | R | 32 | 0x0000 024C | 0x4A00 224C |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_4 | R | 32 | 0x0000 0250 | 0x4A00 2250 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_5 | R | 32 | 0x0000 0254 | 0x4A00 2254 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_0 | R | 32 | 0x0000 0258 | 0x4A00 2258 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_1 | R | 32 | 0x0000 025C | 0x4A00 225C |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_2 | R | 32 | 0x0000 0260 | 0x4A00 2260 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_3 | R | 32 | 0x0000 0264 | 0x4A00 2264 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_4 | R | 32 | 0x0000 0268 | 0x4A00 2268 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_5 | R | 32 | 0x0000 026C | 0x4A00 226C |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_6 | R | 32 | 0x0000 0270 | 0x4A00 2270 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_7 | R | 32 | 0x0000 0274 | 0x4A00 2274 |
RESERVED_v (v = 0 to 16) | R | 32 | 0x0000 0278 + (v*4) | 0x4A00 2278 + (v*4) |
CTRL_CORE_CUST_FUSE_SWRV_0 | R | 32 | 0x0000 02BC | 0x4A00 22BC |
CTRL_CORE_CUST_FUSE_SWRV_1 | R | 32 | 0x0000 02C0 | 0x4A00 22C0 |
CTRL_CORE_CUST_FUSE_SWRV_2 | R | 32 | 0x0000 02C4 | 0x4A00 22C4 |
CTRL_CORE_CUST_FUSE_SWRV_3 | R | 32 | 0x0000 02C8 | 0x4A00 22C8 |
CTRL_CORE_CUST_FUSE_SWRV_4 | R | 32 | 0x0000 02CC | 0x4A00 22CC |
CTRL_CORE_CUST_FUSE_SWRV_5 | R | 32 | 0x0000 02D0 | 0x4A00 22D0 |
CTRL_CORE_CUST_FUSE_SWRV_6 | R | 32 | 0x0000 02D4 | 0x4A00 22D4 |
RESERVED | R | 32 | 0x0000 02D8 | 0x4A00 22D8 |
RESERVED | R | 32 | 0x0000 02DC | 0x4A00 22DC |
RESERVED | R | 32 | 0x0000 02E0 | 0x4A00 22E0 |
RESERVED | R | 32 | 0x0000 02E4 | 0x4A00 22E4 |
RESERVED | R | 32 | 0x0000 02E8 | 0x4A00 22E8 |
RESERVED | R | 32 | 0x0000 02EC | 0x4A00 22EC |
CTRL_CORE_DEV_CONF | RW | 32 | 0x0000 0300 | 0x4A00 2300 |
RESERVED | R | 32 | 0x0000 0304 | 0x4A00 2304 |
CTRL_CORE_TEMP_SENSOR_MPU | R | 32 | 0x0000 032C | 0x4A00 232C |
CTRL_CORE_TEMP_SENSOR_GPU | R | 32 | 0x0000 0330 | 0x4A00 2330 |
CTRL_CORE_TEMP_SENSOR_CORE | R | 32 | 0x0000 0334 | 0x4A00 2334 |
RESERVED | R | 32 | 0x0000 033C | 0x4A00 233C |
RESERVED | R | 32 | 0x0000 0340 | 0x4A00 2340 |
RESERVED | R | 32 | 0x0000 0344 | 0x4A00 2344 |
CTRL_CORE_CORTEX_M4_MMUADDRTRANSLTR | RW | 32 | 0x0000 0358 | 0x4A00 2358 |
CTRL_CORE_CORTEX_M4_MMUADDRLOGICTR | RW | 32 | 0x0000 035C | 0x4A00 235C |
CTRL_CORE_HWOBS_CONTROL | RW | 32 | 0x0000 0360 | 0x4A00 2360 |
RESERVED | R | 32 | 0x0000 0364 | 0x4A00 2364 |
RESERVED | R | 32 | 0x0000 0368 | 0x4A00 2368 |
RESERVED | R | 32 | 0x0000 036C | 0x4A00 236C |
CTRL_CORE_PHY_POWER_USB | RW | 32 | 0x0000 0370 | 0x4A00 2370 |
CTRL_CORE_PHY_POWER_SATA | RW | 32 | 0x0000 0374 | 0x4A00 2374 |
CTRL_CORE_BANDGAP_MASK_1 | RW | 32 | 0x0000 0380 | 0x4A00 2380 |
CTRL_CORE_BANDGAP_THRESHOLD_MPU | RW | 32 | 0x0000 0384 | 0x4A00 2384 |
CTRL_CORE_BANDGAP_THRESHOLD_GPU | RW | 32 | 0x0000 0388 | 0x4A00 2388 |
CTRL_CORE_BANDGAP_THRESHOLD_CORE | RW | 32 | 0x0000 038C | 0x4A00 238C |
CTRL_CORE_BANDGAP_TSHUT_MPU | RW | 32 | 0x0000 0390 | 0x4A00 2390 |
CTRL_CORE_BANDGAP_TSHUT_GPU | RW | 32 | 0x0000 0394 | 0x4A00 2394 |
CTRL_CORE_BANDGAP_TSHUT_CORE | RW | 32 | 0x0000 0398 | 0x4A00 2398 |
RESERVED | R | 32 | 0x0000 039C | 0x4A00 239C |
RESERVED | R | 32 | 0x0000 03A0 | 0x4A00 23A0 |
RESERVED | R | 32 | 0x0000 03A4 | 0x4A00 23A4 |
CTRL_CORE_BANDGAP_STATUS_1 | R | 32 | 0x0000 03A8 | 0x4A00 23A8 |
CTRL_CORE_SATA_EXT_MODE | RW | 32 | 0x0000 03AC | 0x4A00 23AC |
RESERVED | R | 32 | 0x0000 03B0 | 0x4A00 23B0 |
RESERVED | R | 32 | 0x0000 03B4 | 0x4A00 23B4 |
RESERVED | R | 32 | 0x0000 03B8 | 0x4A00 23B8 |
RESERVED | R | 32 | 0x0000 03BC | 0x4A00 23BC |
CTRL_CORE_DTEMP_MPU_0 | R | 32 | 0x0000 03C0 | 0x4A00 23C0 |
CTRL_CORE_DTEMP_MPU_1 | R | 32 | 0x0000 03C4 | 0x4A00 23C4 |
CTRL_CORE_DTEMP_MPU_2 | R | 32 | 0x0000 03C8 | 0x4A00 23C8 |
CTRL_CORE_DTEMP_MPU_3 | R | 32 | 0x0000 03CC | 0x4A00 23CC |
CTRL_CORE_DTEMP_MPU_4 | R | 32 | 0x0000 03D0 | 0x4A00 23D0 |
CTRL_CORE_DTEMP_GPU_0 | R | 32 | 0x0000 03D4 | 0x4A00 23D4 |
CTRL_CORE_DTEMP_GPU_1 | R | 32 | 0x0000 03D8 | 0x4A00 23D8 |
CTRL_CORE_DTEMP_GPU_2 | R | 32 | 0x0000 03DC | 0x4A00 23DC |
CTRL_CORE_DTEMP_GPU_3 | R | 32 | 0x0000 03E0 | 0x4A00 23E0 |
CTRL_CORE_DTEMP_GPU_4 | R | 32 | 0x0000 03E4 | 0x4A00 23E4 |
CTRL_CORE_DTEMP_CORE_0 | R | 32 | 0x0000 03E8 | 0x4A00 23E8 |
CTRL_CORE_DTEMP_CORE_1 | R | 32 | 0x0000 03EC | 0x4A00 23EC |
CTRL_CORE_DTEMP_CORE_2 | R | 32 | 0x0000 03F0 | 0x4A00 23F0 |
CTRL_CORE_DTEMP_CORE_3 | R | 32 | 0x0000 03F4 | 0x4A00 23F4 |
CTRL_CORE_DTEMP_CORE_4 | R | 32 | 0x0000 03F8 | 0x4A00 23F8 |
CTRL_CORE_SMA_SW_0 | RW | 32 | 0x0000 03FC | 0x4A00 23FC |
RESERVED | R | 32 | 0x0000 0400 | 0x4A00 2400 |
RESERVED | R | 32 | 0x0000 0404 | 0x4A00 2404 |
RESERVED | R | 32 | 0x0000 0408 | 0x4A00 2408 |
RESERVED | R | 32 | 0x0000 040C | 0x4A00 240C |
CTRL_CORE_SEC_ERR_STATUS_FUNC_2 | RW | 32 | 0x0000 0414 | 0x4A00 2414 |
RESERVED | R | 32 | 0x0000 0418 | 0x4A00 2418 |
CTRL_CORE_SEC_ERR_STATUS_DEBUG_2 | RW | 32 | 0x0000 041C | 0x4A00 241C |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_1 | RW | 32 | 0x0000 0420 | 0x4A00 2420 |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_2 | RW | 32 | 0x0000 0424 | 0x4A00 2424 |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_3 | RW | 32 | 0x0000 0428 | 0x4A00 2428 |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_4 | RW | 32 | 0x0000 042C | 0x4A00 242C |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_5 | RW | 32 | 0x0000 0430 | 0x4A00 2430 |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_6 | RW | 32 | 0x0000 0434 | 0x4A00 2434 |
RESERVED | R | 32 | 0x0000 0438 | 0x4A00 2438 |
CTRL_CORE_L3_INITIATOR_PRESSURE_1 | RW | 32 | 0x0000 043C | 0x4A00 243C |
CTRL_CORE_L3_INITIATOR_PRESSURE_2 | RW | 32 | 0x0000 0440 | 0x4A00 2440 |
RESERVED | R | 32 | 0x0000 0444 | 0x4A00 2444 |
CTRL_CORE_L3_INITIATOR_PRESSURE_4 | RW | 32 | 0x0000 0448 | 0x4A00 2448 |
CTRL_CORE_L3_INITIATOR_PRESSURE_5 | RW | 32 | 0x0000 044C | 0x4A00 244C |
CTRL_CORE_L3_INITIATOR_PRESSURE_6 | RW | 32 | 0x0000 0450 | 0x4A00 2450 |
RESERVED | R | 32 | 0x0000 0454 | 0x4A00 2454 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_0 | R | 32 | 0x0000 0458 | 0x4A00 2458 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_1 | R | 32 | 0x0000 045C | 0x4A00 245C |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_2 | R | 32 | 0x0000 0460 | 0x4A00 2460 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_3 | R | 32 | 0x0000 0464 | 0x4A00 2464 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_4 | R | 32 | 0x0000 0468 | 0x4A00 2468 |
CTRL_CORE_LDOVBB_DSPEVE_VOLTAGE_CTRL | RW | 32 | 0x0000 046C | 0x4A00 246C |
CTRL_CORE_LDOVBB_IVA_VOLTAGE_CTRL | RW | 32 | 0x0000 0470 | 0x4A00 2470 |
RESERVED_c (c = 0 to 28) | R | 32 | 0x0000 0474 + (c*4) | 0x4A00 2474 + (c*4) |
CTRL_CORE_CUST_FUSE_UID_0 | R | 32 | 0x0000 04E8 | 0x4A00 24E8 |
CTRL_CORE_CUST_FUSE_UID_1 | R | 32 | 0x0000 04EC | 0x4A00 24EC |
CTRL_CORE_CUST_FUSE_UID_2 | R | 32 | 0x0000 04F0 | 0x4A00 24F0 |
CTRL_CORE_CUST_FUSE_UID_3 | R | 32 | 0x0000 04F4 | 0x4A00 24F4 |
CTRL_CORE_CUST_FUSE_UID_4 | R | 32 | 0x0000 04F8 | 0x4A00 24F8 |
CTRL_CORE_CUST_FUSE_UID_5 | R | 32 | 0x0000 04FC | 0x4A00 24FC |
CTRL_CORE_CUST_FUSE_UID_6 | R | 32 | 0x0000 0500 | 0x4A00 2500 |
RESERVED | R | 32 | 0x0000 0504 | 0x4A00 2504 |
CTRL_CORE_CUST_FUSE_PCIE_ID_0 | R | 32 | 0x0000 0508 | 0x4A00 2508 |
RESERVED | R | 32 | 0x0000 050C | 0x4A00 250C |
CTRL_CORE_CUST_FUSE_USB_ID_0 | R | 32 | 0x0000 0510 | 0x4A00 2510 |
CTRL_CORE_MAC_ID_SW_0 | R | 32 | 0x0000 0514 | 0x4A00 2514 |
CTRL_CORE_MAC_ID_SW_1 | R | 32 | 0x0000 0518 | 0x4A00 2518 |
CTRL_CORE_MAC_ID_SW_2 | R | 32 | 0x0000 051C | 0x4A00 251C |
CTRL_CORE_MAC_ID_SW_3 | R | 32 | 0x0000 0520 | 0x4A00 2520 |
RESERVED_d (d = 0 to 3) | R | 32 | 0x0000 0524 + (d*4) | 0x4A00 2524 + (d*4) |
CTRL_CORE_SMA_SW_1 | RW | 32 | 0x0000 0534 | 0x4A00 2534 |
CTRL_CORE_DSS_PLL_CONTROL | RW | 32 | 0x0000 0538 | 0x4A00 2538 |
RESERVED | R | 32 | 0x0000 053C | 0x4A00 253C |
CTRL_CORE_MMR_LOCK_1 | RW | 32 | 0x0000 0540 | 0x4A00 2540 |
CTRL_CORE_MMR_LOCK_2 | RW | 32 | 0x0000 0544 | 0x4A00 2544 |
CTRL_CORE_MMR_LOCK_3 | RW | 32 | 0x0000 0548 | 0x4A00 2548 |
CTRL_CORE_MMR_LOCK_4 | RW | 32 | 0x0000 054C | 0x4A00 254C |
CTRL_CORE_MMR_LOCK_5 | RW | 32 | 0x0000 0550 | 0x4A00 2550 |
CTRL_CORE_CONTROL_IO_1 | RW | 32 | 0x0000 0554 | 0x4A00 2554 |
CTRL_CORE_CONTROL_IO_2 | RW | 32 | 0x0000 0558 | 0x4A00 2558 |
CTRL_CORE_CONTROL_DSP1_RST_VECT | RW | 32 | 0x0000 055C | 0x4A00 255C |
CTRL_CORE_CONTROL_DSP2_RST_VECT | RW | 32 | 0x0000 0560 | 0x4A00 2560 |
CTRL_CORE_STD_FUSE_OPP_BGAP_DSPEVE | R | 32 | 0x0000 0564 | 0x4A00 2564 |
CTRL_CORE_STD_FUSE_OPP_BGAP_IVA | R | 32 | 0x0000 0568 | 0x4A00 2568 |
CTRL_CORE_LDOSRAM_DSPEVE_VOLTAGE_CTRL | RW | 32 | 0x0000 056C | 0x4A00 256C |
CTRL_CORE_LDOSRAM_IVA_VOLTAGE_CTRL | RW | 32 | 0x0000 0570 | 0x4A00 2570 |
CTRL_CORE_TEMP_SENSOR_DSPEVE | R | 32 | 0x0000 0574 | 0x4A00 2574 |
CTRL_CORE_TEMP_SENSOR_IVA | R | 32 | 0x0000 0578 | 0x4A00 2578 |
CTRL_CORE_BANDGAP_MASK_2 | RW | 32 | 0x0000 057C | 0x4A00 257C |
CTRL_CORE_BANDGAP_THRESHOLD_DSPEVE | RW | 32 | 0x0000 0580 | 0x4A00 2580 |
CTRL_CORE_BANDGAP_THRESHOLD_IVA | RW | 32 | 0x0000 0584 | 0x4A00 2584 |
CTRL_CORE_BANDGAP_TSHUT_DSPEVE | RW | 32 | 0x0000 0588 | 0x4A00 2588 |
CTRL_CORE_BANDGAP_TSHUT_IVA | RW | 32 | 0x0000 058C | 0x4A00 258C |
RESERVED | R | 32 | 0x0000 0590 | 0x4A00 2590 |
RESERVED | R | 32 | 0x0000 0594 | 0x4A00 2594 |
CTRL_CORE_BANDGAP_STATUS_2 | R | 32 | 0x0000 0598 | 0x4A00 2598 |
CTRL_CORE_DTEMP_DSPEVE_0 | R | 32 | 0x0000 059C | 0x4A00 259C |
CTRL_CORE_DTEMP_DSPEVE_1 | R | 32 | 0x0000 05A0 | 0x4A00 25A0 |
CTRL_CORE_DTEMP_DSPEVE_2 | R | 32 | 0x0000 05A4 | 0x4A00 25A4 |
CTRL_CORE_DTEMP_DSPEVE_3 | R | 32 | 0x0000 05A8 | 0x4A00 25A8 |
CTRL_CORE_DTEMP_DSPEVE_4 | R | 32 | 0x0000 05AC | 0x4A00 25AC |
CTRL_CORE_DTEMP_IVA_0 | R | 32 | 0x0000 05B0 | 0x4A00 25B0 |
CTRL_CORE_DTEMP_IVA_1 | R | 32 | 0x0000 05B4 | 0x4A00 25B4 |
CTRL_CORE_DTEMP_IVA_2 | R | 32 | 0x0000 05B8 | 0x4A00 25B8 |
CTRL_CORE_DTEMP_IVA_3 | R | 32 | 0x0000 05BC | 0x4A00 25BC |
CTRL_CORE_DTEMP_IVA_4 | R | 32 | 0x0000 05C0 | 0x4A00 25C0 |
CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_5 | R | 32 | 0x0000 05C4 | 0x4A00 25C4 |
RESERVED | R | 32 | 0x0000 05C8 | 0x4A00 25C8 |
CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_2 | R | 32 | 0x0000 05CC | 0x4A00 25CC |
CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_3 | R | 32 | 0x0000 05D0 | 0x4A00 25D0 |
CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_4 | R | 32 | 0x0000 05D4 | 0x4A00 25D4 |
CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_5 | R | 32 | 0x0000 05D8 | 0x4A00 25D8 |
RESERVED | R | 32 | 0x0000 05DC | 0x4A00 25DC |
CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_2 | R | 32 | 0x0000 05E0 | 0x4A00 25E0 |
CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_3 | R | 32 | 0x0000 05E4 | 0x4A00 25E4 |
CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_4 | R | 32 | 0x0000 05E8 | 0x4A00 25E8 |
RESERVED | R | 32 | 0x0000 05EC | 0x4A00 25EC |
RESERVED | R | 32 | 0x0000 05F0 | 0x4A00 25F0 |
CTRL_CORE_STD_FUSE_OPP_VMIN_CORE_2 | R | 32 | 0x0000 05F4 | 0x4A00 25F4 |
RESERVED | R | 32 | 0x0000 05F8 | 0x4A00 25F8 |
RESERVED | R | 32 | 0x0000 05FC | 0x4A00 25FC |
RESERVED_m (m = 0 to 31) | R | 32 | 0x0000 0600 + (m*4) | 0x4A00 2600 + (m*4) |
CTRL_CORE_LDOSRAM_CORE_2_VOLTAGE_CTRL | RW | 32 | 0x0000 0680 | 0x4A00 2680 |
CTRL_CORE_LDOSRAM_CORE_3_VOLTAGE_CTRL | RW | 32 | 0x0000 0684 | 0x4A00 2684 |
RESERVED | R | 32 | 0x0000 0688 | 0x4A00 2688 |
CTRL_CORE_NMI_DESTINATION_1 | RW | 32 | 0x0000 068C | 0x4A00 268C |
CTRL_CORE_NMI_DESTINATION_2 | RW | 32 | 0x0000 0690 | 0x4A00 2690 |
RESERVED | R | 32 | 0x0000 0694 | 0x4A00 2694 |
CTRL_CORE_IP_PRESSURE | RW | 32 | 0x0000 0698 | 0x4A00 2698 |
RESERVED | R | 32 | 0x0000 069C | 0x4A00 269C |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_0 | R | 32 | 0x0000 06A0 | 0x4A00 26A0 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_1 | R | 32 | 0x0000 06A4 | 0x4A00 26A4 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_2 | R | 32 | 0x0000 06A8 | 0x4A00 26A8 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_3 | R | 32 | 0x0000 06AC | 0x4A00 26AC |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_4 | R | 32 | 0x0000 06B0 | 0x4A00 26B0 |
CTRL_CORE_CUST_FUSE_SWRV_7 | R | 32 | 0x0000 06B4 | 0x4A00 26B4 |
CTRL_CORE_STD_FUSE_CALIBRATION_OVERRIDE_VALUE_0 | R | 32 | 0x0000 06B8 | 0x4A00 26B8 |
CTRL_CORE_STD_FUSE_CALIBRATION_OVERRIDE_VALUE_1 | R | 32 | 0x0000 06BC | 0x4A00 26BC |
CTRL_CORE_PCIE_POWER_STATE | RW | 32 | 0x0000 06C0 | 0x4A00 26C0 |
CTRL_CORE_BOOTSTRAP | R | 32 | 0x0000 06C4 | 0x4A00 26C4 |
CTRL_CORE_MLB_SIG_IO_CTRL | RW | 32 | 0x0000 06C8 | 0x4A00 26C8 |
CTRL_CORE_MLB_DAT_IO_CTRL | RW | 32 | 0x0000 06CC | 0x4A00 26CC |
CTRL_CORE_MLB_CLK_BG_CTRL | RW | 32 | 0x0000 06D0 | 0x4A00 26D0 |
RESERVED_n (n = 0 to 48) | R | 32 | 0x0000 06DC + (n*4) | 0x4A00 26DC + (n*4) |
CTRL_CORE_EVE1_IRQ_0_1 | RW | 32 | 0x0000 07A0 | 0x4A00 27A0 |
CTRL_CORE_EVE1_IRQ_2_3 | RW | 32 | 0x0000 07A4 | 0x4A00 27A4 |
CTRL_CORE_EVE1_IRQ_4_5 | RW | 32 | 0x0000 07A8 | 0x4A00 27A8 |
CTRL_CORE_EVE1_IRQ_6_7 | RW | 32 | 0x0000 07AC | 0x4A00 27AC |
CTRL_CORE_EVE2_IRQ_0_1 | RW | 32 | 0x0000 07B0 | 0x4A00 27B0 |
CTRL_CORE_EVE2_IRQ_2_3 | RW | 32 | 0x0000 07B4 | 0x4A00 27B4 |
CTRL_CORE_EVE2_IRQ_4_5 | RW | 32 | 0x0000 07B8 | 0x4A00 27B8 |
CTRL_CORE_EVE2_IRQ_6_7 | RW | 32 | 0x0000 07BC | 0x4A00 27BC |
RESERVED | R | 32 | 0x0000 07C0 | 0x4A00 27C0 |
RESERVED | R | 32 | 0x0000 07C4 | 0x4A00 27C4 |
RESERVED | R | 32 | 0x0000 07C8 | 0x4A00 27C8 |
RESERVED | R | 32 | 0x0000 07CC | 0x4A00 27CC |
RESERVED | R | 32 | 0x0000 07D0 | 0x4A00 27D0 |
RESERVED | R | 32 | 0x0000 07D4 | 0x4A00 27D4 |
RESERVED | R | 32 | 0x0000 07D8 | 0x4A00 27D8 |
RESERVED | R | 32 | 0x0000 07DC | 0x4A00 27DC |
CTRL_CORE_IPU1_IRQ_23_24 | RW | 32 | 0x0000 07E0 | 0x4A00 27E0 |
CTRL_CORE_IPU1_IRQ_25_26 | RW | 32 | 0x0000 07E4 | 0x4A00 27E4 |
CTRL_CORE_IPU1_IRQ_27_28 | RW | 32 | 0x0000 07E8 | 0x4A00 27E8 |
CTRL_CORE_IPU1_IRQ_29_30 | RW | 32 | 0x0000 07EC | 0x4A00 27EC |
CTRL_CORE_IPU1_IRQ_31_32 | RW | 32 | 0x0000 07F0 | 0x4A00 27F0 |
CTRL_CORE_IPU1_IRQ_33_34 | RW | 32 | 0x0000 07F4 | 0x4A00 27F4 |
CTRL_CORE_IPU1_IRQ_35_36 | RW | 32 | 0x0000 07F8 | 0x4A00 27F8 |
CTRL_CORE_IPU1_IRQ_37_38 | RW | 32 | 0x0000 07FC | 0x4A00 27FC |
CTRL_CORE_IPU1_IRQ_39_40 | RW | 32 | 0x0000 0800 | 0x4A00 2800 |
CTRL_CORE_IPU1_IRQ_41_42 | RW | 32 | 0x0000 0804 | 0x4A00 2804 |
CTRL_CORE_IPU1_IRQ_43_44 | RW | 32 | 0x0000 0808 | 0x4A00 2808 |
CTRL_CORE_IPU1_IRQ_45_46 | RW | 32 | 0x0000 080C | 0x4A00 280C |
CTRL_CORE_IPU1_IRQ_47_48 | RW | 32 | 0x0000 0810 | 0x4A00 2810 |
CTRL_CORE_IPU1_IRQ_49_50 | RW | 32 | 0x0000 0814 | 0x4A00 2814 |
CTRL_CORE_IPU1_IRQ_51_52 | RW | 32 | 0x0000 0818 | 0x4A00 2818 |
CTRL_CORE_IPU1_IRQ_53_54 | RW | 32 | 0x0000 081C | 0x4A00 281C |
CTRL_CORE_IPU1_IRQ_55_56 | RW | 32 | 0x0000 0820 | 0x4A00 2820 |
CTRL_CORE_IPU1_IRQ_57_58 | RW | 32 | 0x0000 0824 | 0x4A00 2824 |
CTRL_CORE_IPU1_IRQ_59_60 | RW | 32 | 0x0000 0828 | 0x4A00 2828 |
CTRL_CORE_IPU1_IRQ_61_62 | RW | 32 | 0x0000 082C | 0x4A00 282C |
CTRL_CORE_IPU1_IRQ_63_64 | RW | 32 | 0x0000 0830 | 0x4A00 2830 |
CTRL_CORE_IPU1_IRQ_65_66 | RW | 32 | 0x0000 0834 | 0x4A00 2834 |
CTRL_CORE_IPU1_IRQ_67_68 | RW | 32 | 0x0000 0838 | 0x4A00 2838 |
CTRL_CORE_IPU1_IRQ_69_70 | RW | 32 | 0x0000 083C | 0x4A00 283C |
CTRL_CORE_IPU1_IRQ_71_72 | RW | 32 | 0x0000 0840 | 0x4A00 2840 |
CTRL_CORE_IPU1_IRQ_73_74 | RW | 32 | 0x0000 0844 | 0x4A00 2844 |
CTRL_CORE_IPU1_IRQ_75_76 | RW | 32 | 0x0000 0848 | 0x4A00 2848 |
CTRL_CORE_IPU1_IRQ_77_78 | RW | 32 | 0x0000 084C | 0x4A00 284C |
CTRL_CORE_IPU1_IRQ_79_80 | RW | 32 | 0x0000 0850 | 0x4A00 2850 |
CTRL_CORE_IPU2_IRQ_23_24 | RW | 32 | 0x0000 0854 | 0x4A00 2854 |
CTRL_CORE_IPU2_IRQ_25_26 | RW | 32 | 0x0000 0858 | 0x4A00 2858 |
CTRL_CORE_IPU2_IRQ_27_28 | RW | 32 | 0x0000 085C | 0x4A00 285C |
CTRL_CORE_IPU2_IRQ_29_30 | RW | 32 | 0x0000 0860 | 0x4A00 2860 |
CTRL_CORE_IPU2_IRQ_31_32 | RW | 32 | 0x0000 0864 | 0x4A00 2864 |
CTRL_CORE_IPU2_IRQ_33_34 | RW | 32 | 0x0000 0868 | 0x4A00 2868 |
CTRL_CORE_IPU2_IRQ_35_36 | RW | 32 | 0x0000 086C | 0x4A00 286C |
CTRL_CORE_IPU2_IRQ_37_38 | RW | 32 | 0x0000 0870 | 0x4A00 2870 |
CTRL_CORE_IPU2_IRQ_39_40 | RW | 32 | 0x0000 0874 | 0x4A00 2874 |
CTRL_CORE_IPU2_IRQ_41_42 | RW | 32 | 0x0000 0878 | 0x4A00 2878 |
CTRL_CORE_IPU2_IRQ_43_44 | RW | 32 | 0x0000 087C | 0x4A00 287C |
CTRL_CORE_IPU2_IRQ_45_46 | RW | 32 | 0x0000 0880 | 0x4A00 2880 |
CTRL_CORE_IPU2_IRQ_47_48 | RW | 32 | 0x0000 0884 | 0x4A00 2884 |
CTRL_CORE_IPU2_IRQ_49_50 | RW | 32 | 0x0000 0888 | 0x4A00 2888 |
CTRL_CORE_IPU2_IRQ_51_52 | RW | 32 | 0x0000 088C | 0x4A00 288C |
CTRL_CORE_IPU2_IRQ_53_54 | RW | 32 | 0x0000 0890 | 0x4A00 2890 |
CTRL_CORE_IPU2_IRQ_55_56 | RW | 32 | 0x0000 0894 | 0x4A00 2894 |
CTRL_CORE_IPU2_IRQ_57_58 | RW | 32 | 0x0000 0898 | 0x4A00 2898 |
CTRL_CORE_IPU2_IRQ_59_60 | RW | 32 | 0x0000 089C | 0x4A00 289C |
CTRL_CORE_IPU2_IRQ_61_62 | RW | 32 | 0x0000 08A0 | 0x4A00 28A0 |
CTRL_CORE_IPU2_IRQ_63_64 | RW | 32 | 0x0000 08A4 | 0x4A00 28A4 |
CTRL_CORE_IPU2_IRQ_65_66 | RW | 32 | 0x0000 08A8 | 0x4A00 28A8 |
CTRL_CORE_IPU2_IRQ_67_68 | RW | 32 | 0x0000 08AC | 0x4A00 28AC |
CTRL_CORE_IPU2_IRQ_69_70 | RW | 32 | 0x0000 08B0 | 0x4A00 28B0 |
CTRL_CORE_IPU2_IRQ_71_72 | RW | 32 | 0x0000 08B4 | 0x4A00 28B4 |
CTRL_CORE_IPU2_IRQ_73_74 | RW | 32 | 0x0000 08B8 | 0x4A00 28B8 |
CTRL_CORE_IPU2_IRQ_75_76 | RW | 32 | 0x0000 08BC | 0x4A00 28BC |
CTRL_CORE_IPU2_IRQ_77_78 | RW | 32 | 0x0000 08C0 | 0x4A00 28C0 |
CTRL_CORE_IPU2_IRQ_79_80 | RW | 32 | 0x0000 08C4 | 0x4A00 28C4 |
RESERVED_y (y = 0 to 31) | R | 32 | 0x0000 08C8 + (y*4) | 0x4A00 28C8 + (y*4) |
CTRL_CORE_DSP1_IRQ_32_33 | RW | 32 | 0x0000 0948 | 0x4A00 2948 |
CTRL_CORE_DSP1_IRQ_34_35 | RW | 32 | 0x0000 094C | 0x4A00 294C |
CTRL_CORE_DSP1_IRQ_36_37 | RW | 32 | 0x0000 0950 | 0x4A00 2950 |
CTRL_CORE_DSP1_IRQ_38_39 | RW | 32 | 0x0000 0954 | 0x4A00 2954 |
CTRL_CORE_DSP1_IRQ_40_41 | RW | 32 | 0x0000 0958 | 0x4A00 2958 |
CTRL_CORE_DSP1_IRQ_42_43 | RW | 32 | 0x0000 095C | 0x4A00 295C |
CTRL_CORE_DSP1_IRQ_44_45 | RW | 32 | 0x0000 0960 | 0x4A00 2960 |
CTRL_CORE_DSP1_IRQ_46_47 | RW | 32 | 0x0000 0964 | 0x4A00 2964 |
CTRL_CORE_DSP1_IRQ_48_49 | RW | 32 | 0x0000 0968 | 0x4A00 2968 |
CTRL_CORE_DSP1_IRQ_50_51 | RW | 32 | 0x0000 096C | 0x4A00 296C |
CTRL_CORE_DSP1_IRQ_52_53 | RW | 32 | 0x0000 0970 | 0x4A00 2970 |
CTRL_CORE_DSP1_IRQ_54_55 | RW | 32 | 0x0000 0974 | 0x4A00 2974 |
CTRL_CORE_DSP1_IRQ_56_57 | RW | 32 | 0x0000 0978 | 0x4A00 2978 |
CTRL_CORE_DSP1_IRQ_58_59 | RW | 32 | 0x0000 097C | 0x4A00 297C |
CTRL_CORE_DSP1_IRQ_60_61 | RW | 32 | 0x0000 0980 | 0x4A00 2980 |
CTRL_CORE_DSP1_IRQ_62_63 | RW | 32 | 0x0000 0984 | 0x4A00 2984 |
CTRL_CORE_DSP1_IRQ_64_65 | RW | 32 | 0x0000 0988 | 0x4A00 2988 |
CTRL_CORE_DSP1_IRQ_66_67 | RW | 32 | 0x0000 098C | 0x4A00 298C |
CTRL_CORE_DSP1_IRQ_68_69 | RW | 32 | 0x0000 0990 | 0x4A00 2990 |
CTRL_CORE_DSP1_IRQ_70_71 | RW | 32 | 0x0000 0994 | 0x4A00 2994 |
CTRL_CORE_DSP1_IRQ_72_73 | RW | 32 | 0x0000 0998 | 0x4A00 2998 |
CTRL_CORE_DSP1_IRQ_74_75 | RW | 32 | 0x0000 099C | 0x4A00 299C |
CTRL_CORE_DSP1_IRQ_76_77 | RW | 32 | 0x0000 09A0 | 0x4A00 29A0 |
CTRL_CORE_DSP1_IRQ_78_79 | RW | 32 | 0x0000 09A4 | 0x4A00 29A4 |
CTRL_CORE_DSP1_IRQ_80_81 | RW | 32 | 0x0000 09A8 | 0x4A00 29A8 |
CTRL_CORE_DSP1_IRQ_82_83 | RW | 32 | 0x0000 09AC | 0x4A00 29AC |
CTRL_CORE_DSP1_IRQ_84_85 | RW | 32 | 0x0000 09B0 | 0x4A00 29B0 |
CTRL_CORE_DSP1_IRQ_86_87 | RW | 32 | 0x0000 09B4 | 0x4A00 29B4 |
CTRL_CORE_DSP1_IRQ_88_89 | RW | 32 | 0x0000 09B8 | 0x4A00 29B8 |
CTRL_CORE_DSP1_IRQ_90_91 | RW | 32 | 0x0000 09BC | 0x4A00 29BC |
CTRL_CORE_DSP1_IRQ_92_93 | RW | 32 | 0x0000 09C0 | 0x4A00 29C0 |
CTRL_CORE_DSP1_IRQ_94_95 | RW | 32 | 0x0000 09C4 | 0x4A00 29C4 |
CTRL_CORE_DSP2_IRQ_32_33 | RW | 32 | 0x0000 09C8 | 0x4A00 29C8 |
CTRL_CORE_DSP2_IRQ_34_35 | RW | 32 | 0x0000 09CC | 0x4A00 29CC |
CTRL_CORE_DSP2_IRQ_36_37 | RW | 32 | 0x0000 09D0 | 0x4A00 29D0 |
CTRL_CORE_DSP2_IRQ_38_39 | RW | 32 | 0x0000 09D4 | 0x4A00 29D4 |
CTRL_CORE_DSP2_IRQ_40_41 | RW | 32 | 0x0000 09D8 | 0x4A00 29D8 |
CTRL_CORE_DSP2_IRQ_42_43 | RW | 32 | 0x0000 09DC | 0x4A00 29DC |
CTRL_CORE_DSP2_IRQ_44_45 | RW | 32 | 0x0000 09E0 | 0x4A00 29E0 |
CTRL_CORE_DSP2_IRQ_46_47 | RW | 32 | 0x0000 09E4 | 0x4A00 29E4 |
CTRL_CORE_DSP2_IRQ_48_49 | RW | 32 | 0x0000 09E8 | 0x4A00 29E8 |
CTRL_CORE_DSP2_IRQ_50_51 | RW | 32 | 0x0000 09EC | 0x4A00 29EC |
CTRL_CORE_DSP2_IRQ_52_53 | RW | 32 | 0x0000 09F0 | 0x4A00 29F0 |
CTRL_CORE_DSP2_IRQ_54_55 | RW | 32 | 0x0000 09F4 | 0x4A00 29F4 |
CTRL_CORE_DSP2_IRQ_56_57 | RW | 32 | 0x0000 09F8 | 0x4A00 29F8 |
CTRL_CORE_DSP2_IRQ_58_59 | RW | 32 | 0x0000 09FC | 0x4A00 29FC |
CTRL_CORE_DSP2_IRQ_60_61 | RW | 32 | 0x0000 0A00 | 0x4A00 2A00 |
CTRL_CORE_DSP2_IRQ_62_63 | RW | 32 | 0x0000 0A04 | 0x4A00 2A04 |
CTRL_CORE_DSP2_IRQ_64_65 | RW | 32 | 0x0000 0A08 | 0x4A00 2A08 |
CTRL_CORE_DSP2_IRQ_66_67 | RW | 32 | 0x0000 0A0C | 0x4A00 2A0C |
CTRL_CORE_DSP2_IRQ_68_69 | RW | 32 | 0x0000 0A10 | 0x4A00 2A10 |
CTRL_CORE_DSP2_IRQ_70_71 | RW | 32 | 0x0000 0A14 | 0x4A00 2A14 |
CTRL_CORE_DSP2_IRQ_72_73 | RW | 32 | 0x0000 0A18 | 0x4A00 2A18 |
CTRL_CORE_DSP2_IRQ_74_75 | RW | 32 | 0x0000 0A1C | 0x4A00 2A1C |
CTRL_CORE_DSP2_IRQ_76_77 | RW | 32 | 0x0000 0A20 | 0x4A00 2A20 |
CTRL_CORE_DSP2_IRQ_78_79 | RW | 32 | 0x0000 0A24 | 0x4A00 2A24 |
CTRL_CORE_DSP2_IRQ_80_81 | RW | 32 | 0x0000 0A28 | 0x4A00 2A28 |
CTRL_CORE_DSP2_IRQ_82_83 | RW | 32 | 0x0000 0A2C | 0x4A00 2A2C |
CTRL_CORE_DSP2_IRQ_84_85 | RW | 32 | 0x0000 0A30 | 0x4A00 2A30 |
CTRL_CORE_DSP2_IRQ_86_87 | RW | 32 | 0x0000 0A34 | 0x4A00 2A34 |
CTRL_CORE_DSP2_IRQ_88_89 | RW | 32 | 0x0000 0A38 | 0x4A00 2A38 |
CTRL_CORE_DSP2_IRQ_90_91 | RW | 32 | 0x0000 0A3C | 0x4A00 2A3C |
CTRL_CORE_DSP2_IRQ_92_93 | RW | 32 | 0x0000 0A40 | 0x4A00 2A40 |
CTRL_CORE_DSP2_IRQ_94_95 | RW | 32 | 0x0000 0A44 | 0x4A00 2A44 |
CTRL_CORE_MPU_IRQ_4_7 | RW | 32 | 0x0000 0A48 | 0x4A00 2A48 |
CTRL_CORE_MPU_IRQ_8_9 | RW | 32 | 0x0000 0A4C | 0x4A00 2A4C |
CTRL_CORE_MPU_IRQ_10_11 | RW | 32 | 0x0000 0A50 | 0x4A00 2A50 |
CTRL_CORE_MPU_IRQ_12_13 | RW | 32 | 0x0000 0A54 | 0x4A00 2A54 |
CTRL_CORE_MPU_IRQ_14_15 | RW | 32 | 0x0000 0A58 | 0x4A00 2A58 |
CTRL_CORE_MPU_IRQ_16_17 | RW | 32 | 0x0000 0A5C | 0x4A00 2A5C |
CTRL_CORE_MPU_IRQ_18_19 | RW | 32 | 0x0000 0A60 | 0x4A00 2A60 |
CTRL_CORE_MPU_IRQ_20_21 | RW | 32 | 0x0000 0A64 | 0x4A00 2A64 |
CTRL_CORE_MPU_IRQ_22_23 | RW | 32 | 0x0000 0A68 | 0x4A00 2A68 |
CTRL_CORE_MPU_IRQ_24_25 | RW | 32 | 0x0000 0A6C | 0x4A00 2A6C |
CTRL_CORE_MPU_IRQ_26_27 | RW | 32 | 0x0000 0A70 | 0x4A00 2A70 |
CTRL_CORE_MPU_IRQ_28_29 | RW | 32 | 0x0000 0A74 | 0x4A00 2A74 |
CTRL_CORE_MPU_IRQ_30_31 | RW | 32 | 0x0000 0A78 | 0x4A00 2A78 |
CTRL_CORE_MPU_IRQ_32_33 | RW | 32 | 0x0000 0A7C | 0x4A00 2A7C |
CTRL_CORE_MPU_IRQ_34_35 | RW | 32 | 0x0000 0A80 | 0x4A00 2A80 |
CTRL_CORE_MPU_IRQ_36_37 | RW | 32 | 0x0000 0A84 | 0x4A00 2A84 |
CTRL_CORE_MPU_IRQ_38_39 | RW | 32 | 0x0000 0A88 | 0x4A00 2A88 |
CTRL_CORE_MPU_IRQ_40_41 | RW | 32 | 0x0000 0A8C | 0x4A00 2A8C |
CTRL_CORE_MPU_IRQ_42_43 | RW | 32 | 0x0000 0A90 | 0x4A00 2A90 |
CTRL_CORE_MPU_IRQ_44_45 | RW | 32 | 0x0000 0A94 | 0x4A00 2A94 |
CTRL_CORE_MPU_IRQ_46_47 | RW | 32 | 0x0000 0A98 | 0x4A00 2A98 |
CTRL_CORE_MPU_IRQ_48_49 | RW | 32 | 0x0000 0A9C | 0x4A00 2A9C |
CTRL_CORE_MPU_IRQ_50_51 | RW | 32 | 0x0000 0AA0 | 0x4A00 2AA0 |
CTRL_CORE_MPU_IRQ_52_53 | RW | 32 | 0x0000 0AA4 | 0x4A00 2AA4 |
CTRL_CORE_MPU_IRQ_54_55 | RW | 32 | 0x0000 0AA8 | 0x4A00 2AA8 |
CTRL_CORE_MPU_IRQ_56_57 | RW | 32 | 0x0000 0AAC | 0x4A00 2AAC |
CTRL_CORE_MPU_IRQ_58_59 | RW | 32 | 0x0000 0AB0 | 0x4A00 2AB0 |
CTRL_CORE_MPU_IRQ_60_61 | RW | 32 | 0x0000 0AB4 | 0x4A00 2AB4 |
CTRL_CORE_MPU_IRQ_62_63 | RW | 32 | 0x0000 0AB8 | 0x4A00 2AB8 |
CTRL_CORE_MPU_IRQ_64_65 | RW | 32 | 0x0000 0ABC | 0x4A00 2ABC |
CTRL_CORE_MPU_IRQ_66_67 | RW | 32 | 0x0000 0AC0 | 0x4A00 2AC0 |
CTRL_CORE_MPU_IRQ_68_69 | RW | 32 | 0x0000 0AC4 | 0x4A00 2AC4 |
CTRL_CORE_MPU_IRQ_70_71 | RW | 32 | 0x0000 0AC8 | 0x4A00 2AC8 |
CTRL_CORE_MPU_IRQ_72_73 | RW | 32 | 0x0000 0ACC | 0x4A00 2ACC |
CTRL_CORE_MPU_IRQ_74_75 | RW | 32 | 0x0000 0AD0 | 0x4A00 2AD0 |
CTRL_CORE_MPU_IRQ_76_77 | RW | 32 | 0x0000 0AD4 | 0x4A00 2AD4 |
CTRL_CORE_MPU_IRQ_78_79 | RW | 32 | 0x0000 0AD8 | 0x4A00 2AD8 |
CTRL_CORE_MPU_IRQ_80_81 | RW | 32 | 0x0000 0ADC | 0x4A00 2ADC |
CTRL_CORE_MPU_IRQ_82_83 | RW | 32 | 0x0000 0AE0 | 0x4A00 2AE0 |
CTRL_CORE_MPU_IRQ_84_85 | RW | 32 | 0x0000 0AE4 | 0x4A00 2AE4 |
CTRL_CORE_MPU_IRQ_86_87 | RW | 32 | 0x0000 0AE8 | 0x4A00 2AE8 |
CTRL_CORE_MPU_IRQ_88_89 | RW | 32 | 0x0000 0AEC | 0x4A00 2AEC |
CTRL_CORE_MPU_IRQ_90_91 | RW | 32 | 0x0000 0AF0 | 0x4A00 2AF0 |
CTRL_CORE_MPU_IRQ_92_93 | RW | 32 | 0x0000 0AF4 | 0x4A00 2AF4 |
CTRL_CORE_MPU_IRQ_94_95 | RW | 32 | 0x0000 0AF8 | 0x4A00 2AF8 |
CTRL_CORE_MPU_IRQ_96_97 | RW | 32 | 0x0000 0AFC | 0x4A00 2AFC |
CTRL_CORE_MPU_IRQ_98_99 | RW | 32 | 0x0000 0B00 | 0x4A00 2B00 |
CTRL_CORE_MPU_IRQ_100_101 | RW | 32 | 0x0000 0B04 | 0x4A00 2B04 |
CTRL_CORE_MPU_IRQ_102_103 | RW | 32 | 0x0000 0B08 | 0x4A00 2B08 |
CTRL_CORE_MPU_IRQ_104_105 | RW | 32 | 0x0000 0B0C | 0x4A00 2B0C |
CTRL_CORE_MPU_IRQ_106_107 | RW | 32 | 0x0000 0B10 | 0x4A00 2B10 |
CTRL_CORE_MPU_IRQ_108_109 | RW | 32 | 0x0000 0B14 | 0x4A00 2B14 |
CTRL_CORE_MPU_IRQ_110_111 | RW | 32 | 0x0000 0B18 | 0x4A00 2B18 |
CTRL_CORE_MPU_IRQ_112_113 | RW | 32 | 0x0000 0B1C | 0x4A00 2B1C |
CTRL_CORE_MPU_IRQ_114_115 | RW | 32 | 0x0000 0B20 | 0x4A00 2B20 |
CTRL_CORE_MPU_IRQ_116_117 | RW | 32 | 0x0000 0B24 | 0x4A00 2B24 |
CTRL_CORE_MPU_IRQ_118_119 | RW | 32 | 0x0000 0B28 | 0x4A00 2B28 |
CTRL_CORE_MPU_IRQ_120_121 | RW | 32 | 0x0000 0B2C | 0x4A00 2B2C |
CTRL_CORE_MPU_IRQ_122_123 | RW | 32 | 0x0000 0B30 | 0x4A00 2B30 |
CTRL_CORE_MPU_IRQ_124_125 | RW | 32 | 0x0000 0B34 | 0x4A00 2B34 |
CTRL_CORE_MPU_IRQ_126_127 | RW | 32 | 0x0000 0B38 | 0x4A00 2B38 |
CTRL_CORE_MPU_IRQ_128_129 | RW | 32 | 0x0000 0B3C | 0x4A00 2B3C |
CTRL_CORE_MPU_IRQ_130_133 | RW | 32 | 0x0000 0B40 | 0x4A00 2B40 |
CTRL_CORE_MPU_IRQ_134_135 | RW | 32 | 0x0000 0B44 | 0x4A00 2B44 |
CTRL_CORE_MPU_IRQ_136_137 | RW | 32 | 0x0000 0B48 | 0x4A00 2B48 |
CTRL_CORE_MPU_IRQ_138_139 | RW | 32 | 0x0000 0B4C | 0x4A00 2B4C |
CTRL_CORE_MPU_IRQ_140_141 | RW | 32 | 0x0000 0B50 | 0x4A00 2B50 |
CTRL_CORE_MPU_IRQ_142_143 | RW | 32 | 0x0000 0B54 | 0x4A00 2B54 |
CTRL_CORE_MPU_IRQ_144_145 | RW | 32 | 0x0000 0B58 | 0x4A00 2B58 |
CTRL_CORE_MPU_IRQ_146_147 | RW | 32 | 0x0000 0B5C | 0x4A00 2B5C |
CTRL_CORE_MPU_IRQ_148_149 | RW | 32 | 0x0000 0B60 | 0x4A00 2B60 |
CTRL_CORE_MPU_IRQ_150_151 | RW | 32 | 0x0000 0B64 | 0x4A00 2B64 |
CTRL_CORE_MPU_IRQ_152_153 | RW | 32 | 0x0000 0B68 | 0x4A00 2B68 |
CTRL_CORE_MPU_IRQ_154_155 | RW | 32 | 0x0000 0B6C | 0x4A00 2B6C |
CTRL_CORE_MPU_IRQ_156_157 | RW | 32 | 0x0000 0B70 | 0x4A00 2B70 |
CTRL_CORE_MPU_IRQ_158_159 | RW | 32 | 0x0000 0B74 | 0x4A00 2B74 |
CTRL_CORE_DMA_SYSTEM_DREQ_0_1 | RW | 32 | 0x0000 0B78 | 0x4A00 2B78 |
CTRL_CORE_DMA_SYSTEM_DREQ_2_3 | RW | 32 | 0x0000 0B7C | 0x4A00 2B7C |
CTRL_CORE_DMA_SYSTEM_DREQ_4_5 | RW | 32 | 0x0000 0B80 | 0x4A00 2B80 |
CTRL_CORE_DMA_SYSTEM_DREQ_6_7 | RW | 32 | 0x0000 0B84 | 0x4A00 2B84 |
CTRL_CORE_DMA_SYSTEM_DREQ_8_9 | RW | 32 | 0x0000 0B88 | 0x4A00 2B88 |
CTRL_CORE_DMA_SYSTEM_DREQ_10_11 | RW | 32 | 0x0000 0B8C | 0x4A00 2B8C |
CTRL_CORE_DMA_SYSTEM_DREQ_12_13 | RW | 32 | 0x0000 0B90 | 0x4A00 2B90 |
CTRL_CORE_DMA_SYSTEM_DREQ_14_15 | RW | 32 | 0x0000 0B94 | 0x4A00 2B94 |
CTRL_CORE_DMA_SYSTEM_DREQ_16_17 | RW | 32 | 0x0000 0B98 | 0x4A00 2B98 |
CTRL_CORE_DMA_SYSTEM_DREQ_18_19 | RW | 32 | 0x0000 0B9C | 0x4A00 2B9C |
CTRL_CORE_DMA_SYSTEM_DREQ_20_21 | RW | 32 | 0x0000 0BA0 | 0x4A00 2BA0 |
CTRL_CORE_DMA_SYSTEM_DREQ_22_23 | RW | 32 | 0x0000 0BA4 | 0x4A00 2BA4 |
CTRL_CORE_DMA_SYSTEM_DREQ_24_25 | RW | 32 | 0x0000 0BA8 | 0x4A00 2BA8 |
CTRL_CORE_DMA_SYSTEM_DREQ_26_27 | RW | 32 | 0x0000 0BAC | 0x4A00 2BAC |
CTRL_CORE_DMA_SYSTEM_DREQ_28_29 | RW | 32 | 0x0000 0BB0 | 0x4A00 2BB0 |
CTRL_CORE_DMA_SYSTEM_DREQ_30_31 | RW | 32 | 0x0000 0BB4 | 0x4A00 2BB4 |
CTRL_CORE_DMA_SYSTEM_DREQ_32_33 | RW | 32 | 0x0000 0BB8 | 0x4A00 2BB8 |
CTRL_CORE_DMA_SYSTEM_DREQ_34_35 | RW | 32 | 0x0000 0BBC | 0x4A00 2BBC |
CTRL_CORE_DMA_SYSTEM_DREQ_36_37 | RW | 32 | 0x0000 0BC0 | 0x4A00 2BC0 |
CTRL_CORE_DMA_SYSTEM_DREQ_38_39 | RW | 32 | 0x0000 0BC4 | 0x4A00 2BC4 |
CTRL_CORE_DMA_SYSTEM_DREQ_40_41 | RW | 32 | 0x0000 0BC8 | 0x4A00 2BC8 |
CTRL_CORE_DMA_SYSTEM_DREQ_42_43 | RW | 32 | 0x0000 0BCC | 0x4A00 2BCC |
CTRL_CORE_DMA_SYSTEM_DREQ_44_45 | RW | 32 | 0x0000 0BD0 | 0x4A00 2BD0 |
CTRL_CORE_DMA_SYSTEM_DREQ_46_47 | RW | 32 | 0x0000 0BD4 | 0x4A00 2BD4 |
CTRL_CORE_DMA_SYSTEM_DREQ_48_49 | RW | 32 | 0x0000 0BD8 | 0x4A00 2BD8 |
CTRL_CORE_DMA_SYSTEM_DREQ_50_51 | RW | 32 | 0x0000 0BDC | 0x4A00 2BDC |
CTRL_CORE_DMA_SYSTEM_DREQ_52_53 | RW | 32 | 0x0000 0BE0 | 0x4A00 2BE0 |
CTRL_CORE_DMA_SYSTEM_DREQ_54_55 | RW | 32 | 0x0000 0BE4 | 0x4A00 2BE4 |
CTRL_CORE_DMA_SYSTEM_DREQ_56_57 | RW | 32 | 0x0000 0BE8 | 0x4A00 2BE8 |
CTRL_CORE_DMA_SYSTEM_DREQ_58_59 | RW | 32 | 0x0000 0BEC | 0x4A00 2BEC |
CTRL_CORE_DMA_SYSTEM_DREQ_60_61 | RW | 32 | 0x0000 0BF0 | 0x4A00 2BF0 |
CTRL_CORE_DMA_SYSTEM_DREQ_62_63 | RW | 32 | 0x0000 0BF4 | 0x4A00 2BF4 |
CTRL_CORE_DMA_SYSTEM_DREQ_64_65 | RW | 32 | 0x0000 0BF8 | 0x4A00 2BF8 |
CTRL_CORE_DMA_SYSTEM_DREQ_66_67 | RW | 32 | 0x0000 0BFC | 0x4A00 2BFC |
CTRL_CORE_DMA_SYSTEM_DREQ_68_69 | RW | 32 | 0x0000 0C00 | 0x4A00 2C00 |
CTRL_CORE_DMA_SYSTEM_DREQ_70_71 | RW | 32 | 0x0000 0C04 | 0x4A00 2C04 |
CTRL_CORE_DMA_SYSTEM_DREQ_72_73 | RW | 32 | 0x0000 0C08 | 0x4A00 2C08 |
CTRL_CORE_DMA_SYSTEM_DREQ_74_75 | RW | 32 | 0x0000 0C0C | 0x4A00 2C0C |
CTRL_CORE_DMA_SYSTEM_DREQ_76_77 | RW | 32 | 0x0000 0C10 | 0x4A00 2C10 |
CTRL_CORE_DMA_SYSTEM_DREQ_78_79 | RW | 32 | 0x0000 0C14 | 0x4A00 2C14 |
CTRL_CORE_DMA_SYSTEM_DREQ_80_81 | RW | 32 | 0x0000 0C18 | 0x4A00 2C18 |
CTRL_CORE_DMA_SYSTEM_DREQ_82_83 | RW | 32 | 0x0000 0C1C | 0x4A00 2C1C |
CTRL_CORE_DMA_SYSTEM_DREQ_84_85 | RW | 32 | 0x0000 0C20 | 0x4A00 2C20 |
CTRL_CORE_DMA_SYSTEM_DREQ_86_87 | RW | 32 | 0x0000 0C24 | 0x4A00 2C24 |
CTRL_CORE_DMA_SYSTEM_DREQ_88_89 | RW | 32 | 0x0000 0C28 | 0x4A00 2C28 |
CTRL_CORE_DMA_SYSTEM_DREQ_90_91 | RW | 32 | 0x0000 0C2C | 0x4A00 2C2C |
CTRL_CORE_DMA_SYSTEM_DREQ_92_93 | RW | 32 | 0x0000 0C30 | 0x4A00 2C30 |
CTRL_CORE_DMA_SYSTEM_DREQ_94_95 | RW | 32 | 0x0000 0C34 | 0x4A00 2C34 |
CTRL_CORE_DMA_SYSTEM_DREQ_96_97 | RW | 32 | 0x0000 0C38 | 0x4A00 2C38 |
CTRL_CORE_DMA_SYSTEM_DREQ_98_99 | RW | 32 | 0x0000 0C3C | 0x4A00 2C3C |
CTRL_CORE_DMA_SYSTEM_DREQ_100_101 | RW | 32 | 0x0000 0C40 | 0x4A00 2C40 |
CTRL_CORE_DMA_SYSTEM_DREQ_102_103 | RW | 32 | 0x0000 0C44 | 0x4A00 2C44 |
CTRL_CORE_DMA_SYSTEM_DREQ_104_105 | RW | 32 | 0x0000 0C48 | 0x4A00 2C48 |
CTRL_CORE_DMA_SYSTEM_DREQ_106_107 | RW | 32 | 0x0000 0C4C | 0x4A00 2C4C |
CTRL_CORE_DMA_SYSTEM_DREQ_108_109 | RW | 32 | 0x0000 0C50 | 0x4A00 2C50 |
CTRL_CORE_DMA_SYSTEM_DREQ_110_111 | RW | 32 | 0x0000 0C54 | 0x4A00 2C54 |
CTRL_CORE_DMA_SYSTEM_DREQ_112_113 | RW | 32 | 0x0000 0C58 | 0x4A00 2C58 |
CTRL_CORE_DMA_SYSTEM_DREQ_114_115 | RW | 32 | 0x0000 0C5C | 0x4A00 2C5C |
CTRL_CORE_DMA_SYSTEM_DREQ_116_117 | RW | 32 | 0x0000 0C60 | 0x4A00 2C60 |
CTRL_CORE_DMA_SYSTEM_DREQ_118_119 | RW | 32 | 0x0000 0C64 | 0x4A00 2C64 |
CTRL_CORE_DMA_SYSTEM_DREQ_120_121 | RW | 32 | 0x0000 0C68 | 0x4A00 2C68 |
CTRL_CORE_DMA_SYSTEM_DREQ_122_123 | RW | 32 | 0x0000 0C6C | 0x4A00 2C6C |
CTRL_CORE_DMA_SYSTEM_DREQ_124_125 | RW | 32 | 0x0000 0C70 | 0x4A00 2C70 |
CTRL_CORE_DMA_SYSTEM_DREQ_126_127 | RW | 32 | 0x0000 0C74 | 0x4A00 2C74 |
CTRL_CORE_DMA_EDMA_DREQ_0_1 | RW | 32 | 0x0000 0C78 | 0x4A00 2C78 |
CTRL_CORE_DMA_EDMA_DREQ_2_3 | RW | 32 | 0x0000 0C7C | 0x4A00 2C7C |
CTRL_CORE_DMA_EDMA_DREQ_4_5 | RW | 32 | 0x0000 0C80 | 0x4A00 2C80 |
CTRL_CORE_DMA_EDMA_DREQ_6_7 | RW | 32 | 0x0000 0C84 | 0x4A00 2C84 |
CTRL_CORE_DMA_EDMA_DREQ_8_9 | RW | 32 | 0x0000 0C88 | 0x4A00 2C88 |
CTRL_CORE_DMA_EDMA_DREQ_10_11 | RW | 32 | 0x0000 0C8C | 0x4A00 2C8C |
CTRL_CORE_DMA_EDMA_DREQ_12_13 | RW | 32 | 0x0000 0C90 | 0x4A00 2C90 |
CTRL_CORE_DMA_EDMA_DREQ_14_15 | RW | 32 | 0x0000 0C94 | 0x4A00 2C94 |
CTRL_CORE_DMA_EDMA_DREQ_16_17 | RW | 32 | 0x0000 0C98 | 0x4A00 2C98 |
CTRL_CORE_DMA_EDMA_DREQ_18_19 | RW | 32 | 0x0000 0C9C | 0x4A00 2C9C |
CTRL_CORE_DMA_EDMA_DREQ_20_21 | RW | 32 | 0x0000 0CA0 | 0x4A00 2CA0 |
CTRL_CORE_DMA_EDMA_DREQ_22_23 | RW | 32 | 0x0000 0CA4 | 0x4A00 2CA4 |
CTRL_CORE_DMA_EDMA_DREQ_24_25 | RW | 32 | 0x0000 0CA8 | 0x4A00 2CA8 |
CTRL_CORE_DMA_EDMA_DREQ_26_27 | RW | 32 | 0x0000 0CAC | 0x4A00 2CAC |
CTRL_CORE_DMA_EDMA_DREQ_28_29 | RW | 32 | 0x0000 0CB0 | 0x4A00 2CB0 |
CTRL_CORE_DMA_EDMA_DREQ_30_31 | RW | 32 | 0x0000 0CB4 | 0x4A00 2CB4 |
CTRL_CORE_DMA_EDMA_DREQ_32_33 | RW | 32 | 0x0000 0CB8 | 0x4A00 2CB8 |
CTRL_CORE_DMA_EDMA_DREQ_34_35 | RW | 32 | 0x0000 0CBC | 0x4A00 2CBC |
CTRL_CORE_DMA_EDMA_DREQ_36_37 | RW | 32 | 0x0000 0CC0 | 0x4A00 2CC0 |
CTRL_CORE_DMA_EDMA_DREQ_38_39 | RW | 32 | 0x0000 0CC4 | 0x4A00 2CC4 |
CTRL_CORE_DMA_EDMA_DREQ_40_41 | RW | 32 | 0x0000 0CC8 | 0x4A00 2CC8 |
CTRL_CORE_DMA_EDMA_DREQ_42_43 | RW | 32 | 0x0000 0CCC | 0x4A00 2CCC |
CTRL_CORE_DMA_EDMA_DREQ_44_45 | RW | 32 | 0x0000 0CD0 | 0x4A00 2CD0 |
CTRL_CORE_DMA_EDMA_DREQ_46_47 | RW | 32 | 0x0000 0CD4 | 0x4A00 2CD4 |
CTRL_CORE_DMA_EDMA_DREQ_48_49 | RW | 32 | 0x0000 0CD8 | 0x4A00 2CD8 |
CTRL_CORE_DMA_EDMA_DREQ_50_51 | RW | 32 | 0x0000 0CDC | 0x4A00 2CDC |
CTRL_CORE_DMA_EDMA_DREQ_52_53 | RW | 32 | 0x0000 0CE0 | 0x4A00 2CE0 |
CTRL_CORE_DMA_EDMA_DREQ_54_55 | RW | 32 | 0x0000 0CE4 | 0x4A00 2CE4 |
CTRL_CORE_DMA_EDMA_DREQ_56_57 | RW | 32 | 0x0000 0CE8 | 0x4A00 2CE8 |
CTRL_CORE_DMA_EDMA_DREQ_58_59 | RW | 32 | 0x0000 0CEC | 0x4A00 2CEC |
CTRL_CORE_DMA_EDMA_DREQ_60_61 | RW | 32 | 0x0000 0CF0 | 0x4A00 2CF0 |
CTRL_CORE_DMA_EDMA_DREQ_62_63 | RW | 32 | 0x0000 0CF4 | 0x4A00 2CF4 |
CTRL_CORE_DMA_DSP1_DREQ_0_1 | RW | 32 | 0x0000 0CF8 | 0x4A00 2CF8 |
CTRL_CORE_DMA_DSP1_DREQ_2_3 | RW | 32 | 0x0000 0CFC | 0x4A00 2CFC |
CTRL_CORE_DMA_DSP1_DREQ_4_5 | RW | 32 | 0x0000 0D00 | 0x4A00 2D00 |
CTRL_CORE_DMA_DSP1_DREQ_6_7 | RW | 32 | 0x0000 0D04 | 0x4A00 2D04 |
CTRL_CORE_DMA_DSP1_DREQ_8_9 | RW | 32 | 0x0000 0D08 | 0x4A00 2D08 |
CTRL_CORE_DMA_DSP1_DREQ_10_11 | RW | 32 | 0x0000 0D0C | 0x4A00 2D0C |
CTRL_CORE_DMA_DSP1_DREQ_12_13 | RW | 32 | 0x0000 0D10 | 0x4A00 2D10 |
CTRL_CORE_DMA_DSP1_DREQ_14_15 | RW | 32 | 0x0000 0D14 | 0x4A00 2D14 |
CTRL_CORE_DMA_DSP1_DREQ_16_17 | RW | 32 | 0x0000 0D18 | 0x4A00 2D18 |
CTRL_CORE_DMA_DSP1_DREQ_18_19 | RW | 32 | 0x0000 0D1C | 0x4A00 2D1C |
CTRL_CORE_DMA_DSP2_DREQ_0_1 | RW | 32 | 0x0000 0D20 | 0x4A00 2D20 |
CTRL_CORE_DMA_DSP2_DREQ_2_3 | RW | 32 | 0x0000 0D24 | 0x4A00 2D24 |
CTRL_CORE_DMA_DSP2_DREQ_4_5 | RW | 32 | 0x0000 0D28 | 0x4A00 2D28 |
CTRL_CORE_DMA_DSP2_DREQ_6_7 | RW | 32 | 0x0000 0D2C | 0x4A00 2D2C |
CTRL_CORE_DMA_DSP2_DREQ_8_9 | RW | 32 | 0x0000 0D30 | 0x4A00 2D30 |
CTRL_CORE_DMA_DSP2_DREQ_10_11 | RW | 32 | 0x0000 0D34 | 0x4A00 2D34 |
CTRL_CORE_DMA_DSP2_DREQ_12_13 | RW | 32 | 0x0000 0D38 | 0x4A00 2D38 |
CTRL_CORE_DMA_DSP2_DREQ_14_15 | RW | 32 | 0x0000 0D3C | 0x4A00 2D3C |
CTRL_CORE_DMA_DSP2_DREQ_16_17 | RW | 32 | 0x0000 0D40 | 0x4A00 2D40 |
CTRL_CORE_DMA_DSP2_DREQ_18_19 | RW | 32 | 0x0000 0D44 | 0x4A00 2D44 |
RESERVED | R | 32 | 0x0000 0D48 | 0x4A00 2D48 |
CTRL_CORE_OVS_DMARQ_IO_MUX | RW | 32 | 0x0000 0D4C | 0x4A00 2D4C |
CTRL_CORE_OVS_IRQ_IO_MUX | RW | 32 | 0x0000 0D50 | 0x4A00 2D50 |
RESERVED_q (q = 0 to 42) | R | 32 | 0x0000 0D54 + (q*4) | 0x4A00 2D54 + (q*4) |
CTRL_CORE_CONTROL_PBIAS | RW | 32 | 0x0000 0E00 | 0x4A00 2E00 |
RESERVED | R | 32 | 0x0000 0E04 | 0x4A00 2E04 |
CTRL_CORE_CONTROL_HDMI_TX_PHY | RW | 32 | 0x0000 0E0C | 0x4A00 2E0C |
RESERVED | R | 32 | 0x0000 0E14 | 0x4A00 2E14 |
RESERVED | R | 32 | 0x0000 0E18 | 0x4A00 2E18 |
CTRL_CORE_CONTROL_USB2PHYCORE | RW | 32 | 0x0000 0E1C | 0x4A00 2E1C |
CTRL_CORE_CONTROL_HDMI_1 | RW | 32 | 0x0000 0E20 | 0x4A00 2E20 |
RESERVED | RW | 32 | 0x0000 0E24 | 0x4A00 2E24 |
CTRL_CORE_CONTROL_DDRCACH1_0 | RW | 32 | 0x0000 0E30 | 0x4A00 2E30 |
CTRL_CORE_CONTROL_DDRCACH2_0 | RW | 32 | 0x0000 0E34 | 0x4A00 2E34 |
CTRL_CORE_CONTROL_DDRCH1_0 | RW | 32 | 0x0000 0E38 | 0x4A00 2E38 |
CTRL_CORE_CONTROL_DDRCH1_1 | RW | 32 | 0x0000 0E3C | 0x4A00 2E3C |
CTRL_CORE_CONTROL_DDRCH2_0 | RW | 32 | 0x0000 0E40 | 0x4A00 2E40 |
CTRL_CORE_CONTROL_DDRCH2_1 | RW | 32 | 0x0000 0E44 | 0x4A00 2E44 |
CTRL_CORE_CONTROL_DDRCH1_2 | RW | 32 | 0x0000 0E48 | 0x4A00 2E48 |
RESERVED | R | 32 | 0x0000 0E4C | 0x4A00 2E4C |
CTRL_CORE_CONTROL_DDRIO_0 | RW | 32 | 0x0000 0E50 | 0x4A00 2E50 |
CTRL_CORE_CONTROL_DDRIO_1 | RW | 32 | 0x0000 0E54 | 0x4A00 2E54 |
RESERVED | R | 32 | 0x0000 0E58 | 0x4A00 2E58 |
CTRL_CORE_CONTROL_HYST_1 | RW | 32 | 0x0000 0E5C | 0x4A00 2E5C |
RESERVED | R | 32 | 0x0000 0E60 | 0x4A00 2E60 |
RESERVED | R | 32 | 0x0000 0E64 | 0x4A00 2E64 |
CTRL_CORE_CONTROL_SPARE_RW | RW | 32 | 0x0000 0E68 | 0x4A00 2E68 |
RESERVED | R | 32 | 0x0000 0E6C | 0x4A00 2E6C |
RESERVED | R | 32 | 0x0000 0E70 | 0x4A00 2E70 |
CTRL_CORE_SRCOMP_NORTH_SIDE | RW | 32 | 0x0000 0E74 | 0x4A00 2E74 |
CTRL_CORE_SRCOMP_SOUTH_SIDE | R | 32 | 0x0000 0E78 | 0x4A00 2E78 |
RESERVED_p (p = 0 to 352) | R | 32 | 0x0000 0E7C + (p*4) | 0x4A00 2E7C + (p*4) |
CTRL_CORE_PAD_GPMC_AD0 | RW | 32 | 0x0000 1400 | 0x4A00 3400 |
CTRL_CORE_PAD_GPMC_AD1 | RW | 32 | 0x0000 1404 | 0x4A00 3404 |
CTRL_CORE_PAD_GPMC_AD2 | RW | 32 | 0x0000 1408 | 0x4A00 3408 |
CTRL_CORE_PAD_GPMC_AD3 | RW | 32 | 0x0000 140C | 0x4A00 340C |
CTRL_CORE_PAD_GPMC_AD4 | RW | 32 | 0x0000 1410 | 0x4A00 3410 |
CTRL_CORE_PAD_GPMC_AD5 | RW | 32 | 0x0000 1414 | 0x4A00 3414 |
CTRL_CORE_PAD_GPMC_AD6 | RW | 32 | 0x0000 1418 | 0x4A00 3418 |
CTRL_CORE_PAD_GPMC_AD7 | RW | 32 | 0x0000 141C | 0x4A00 341C |
CTRL_CORE_PAD_GPMC_AD8 | RW | 32 | 0x0000 1420 | 0x4A00 3420 |
CTRL_CORE_PAD_GPMC_AD9 | RW | 32 | 0x0000 1424 | 0x4A00 3424 |
CTRL_CORE_PAD_GPMC_AD10 | RW | 32 | 0x0000 1428 | 0x4A00 3428 |
CTRL_CORE_PAD_GPMC_AD11 | RW | 32 | 0x0000 142C | 0x4A00 342C |
CTRL_CORE_PAD_GPMC_AD12 | RW | 32 | 0x0000 1430 | 0x4A00 3430 |
CTRL_CORE_PAD_GPMC_AD13 | RW | 32 | 0x0000 1434 | 0x4A00 3434 |
CTRL_CORE_PAD_GPMC_AD14 | RW | 32 | 0x0000 1438 | 0x4A00 3438 |
CTRL_CORE_PAD_GPMC_AD15 | RW | 32 | 0x0000 143C | 0x4A00 343C |
CTRL_CORE_PAD_GPMC_A0 | RW | 32 | 0x0000 1440 | 0x4A00 3440 |
CTRL_CORE_PAD_GPMC_A1 | RW | 32 | 0x0000 1444 | 0x4A00 3444 |
CTRL_CORE_PAD_GPMC_A2 | RW | 32 | 0x0000 1448 | 0x4A00 3448 |
CTRL_CORE_PAD_GPMC_A3 | RW | 32 | 0x0000 144C | 0x4A00 344C |
CTRL_CORE_PAD_GPMC_A4 | RW | 32 | 0x0000 1450 | 0x4A00 3450 |
CTRL_CORE_PAD_GPMC_A5 | RW | 32 | 0x0000 1454 | 0x4A00 3454 |
CTRL_CORE_PAD_GPMC_A6 | RW | 32 | 0x0000 1458 | 0x4A00 3458 |
CTRL_CORE_PAD_GPMC_A7 | RW | 32 | 0x0000 145C | 0x4A00 345C |
CTRL_CORE_PAD_GPMC_A8 | RW | 32 | 0x0000 1460 | 0x4A00 3460 |
CTRL_CORE_PAD_GPMC_A9 | RW | 32 | 0x0000 1464 | 0x4A00 3464 |
CTRL_CORE_PAD_GPMC_A10 | RW | 32 | 0x0000 1468 | 0x4A00 3468 |
CTRL_CORE_PAD_GPMC_A11 | RW | 32 | 0x0000 146C | 0x4A00 346C |
CTRL_CORE_PAD_GPMC_A12 | RW | 32 | 0x0000 1470 | 0x4A00 3470 |
CTRL_CORE_PAD_GPMC_A13 | RW | 32 | 0x0000 1474 | 0x4A00 3474 |
CTRL_CORE_PAD_GPMC_A14 | RW | 32 | 0x0000 1478 | 0x4A00 3478 |
CTRL_CORE_PAD_GPMC_A15 | RW | 32 | 0x0000 147C | 0x4A00 347C |
CTRL_CORE_PAD_GPMC_A16 | RW | 32 | 0x0000 1480 | 0x4A00 3480 |
CTRL_CORE_PAD_GPMC_A17 | RW | 32 | 0x0000 1484 | 0x4A00 3484 |
CTRL_CORE_PAD_GPMC_A18 | RW | 32 | 0x0000 1488 | 0x4A00 3488 |
CTRL_CORE_PAD_GPMC_A19 | RW | 32 | 0x0000 148C | 0x4A00 348C |
CTRL_CORE_PAD_GPMC_A20 | RW | 32 | 0x0000 1490 | 0x4A00 3490 |
CTRL_CORE_PAD_GPMC_A21 | RW | 32 | 0x0000 1494 | 0x4A00 3494 |
CTRL_CORE_PAD_GPMC_A22 | RW | 32 | 0x0000 1498 | 0x4A00 3498 |
CTRL_CORE_PAD_GPMC_A23 | RW | 32 | 0x0000 149C | 0x4A00 349C |
CTRL_CORE_PAD_GPMC_A24 | RW | 32 | 0x0000 14A0 | 0x4A00 34A0 |
CTRL_CORE_PAD_GPMC_A25 | RW | 32 | 0x0000 14A4 | 0x4A00 34A4 |
CTRL_CORE_PAD_GPMC_A26 | RW | 32 | 0x0000 14A8 | 0x4A00 34A8 |
CTRL_CORE_PAD_GPMC_A27 | RW | 32 | 0x0000 14AC | 0x4A00 34AC |
CTRL_CORE_PAD_GPMC_CS1 | RW | 32 | 0x0000 14B0 | 0x4A00 34B0 |
CTRL_CORE_PAD_GPMC_CS0 | RW | 32 | 0x0000 14B4 | 0x4A00 34B4 |
CTRL_CORE_PAD_GPMC_CS2 | RW | 32 | 0x0000 14B8 | 0x4A00 34B8 |
CTRL_CORE_PAD_GPMC_CS3 | RW | 32 | 0x0000 14BC | 0x4A00 34BC |
CTRL_CORE_PAD_GPMC_CLK | RW | 32 | 0x0000 14C0 | 0x4A00 34C0 |
CTRL_CORE_PAD_GPMC_ADVN_ALE | RW | 32 | 0x0000 14C4 | 0x4A00 34C4 |
CTRL_CORE_PAD_GPMC_OEN_REN | RW | 32 | 0x0000 14C8 | 0x4A00 34C8 |
CTRL_CORE_PAD_GPMC_WEN | RW | 32 | 0x0000 14CC | 0x4A00 34CC |
CTRL_CORE_PAD_GPMC_BEN0 | RW | 32 | 0x0000 14D0 | 0x4A00 34D0 |
CTRL_CORE_PAD_GPMC_BEN1 | RW | 32 | 0x0000 14D4 | 0x4A00 34D4 |
CTRL_CORE_PAD_GPMC_WAIT0 | RW | 32 | 0x0000 14D8 | 0x4A00 34D8 |
CTRL_CORE_PAD_VIN1A_CLK0 | RW | 32 | 0x0000 14DC | 0x4A00 34DC |
CTRL_CORE_PAD_VIN1B_CLK1 | RW | 32 | 0x0000 14E0 | 0x4A00 34E0 |
CTRL_CORE_PAD_VIN1A_DE0 | RW | 32 | 0x0000 14E4 | 0x4A00 34E4 |
CTRL_CORE_PAD_VIN1A_FLD0 | RW | 32 | 0x0000 14E8 | 0x4A00 34E8 |
CTRL_CORE_PAD_VIN1A_HSYNC0 | RW | 32 | 0x0000 14EC | 0x4A00 34EC |
CTRL_CORE_PAD_VIN1A_VSYNC0 | RW | 32 | 0x0000 14F0 | 0x4A00 34F0 |
CTRL_CORE_PAD_VIN1A_D0 | RW | 32 | 0x0000 14F4 | 0x4A00 34F4 |
CTRL_CORE_PAD_VIN1A_D1 | RW | 32 | 0x0000 14F8 | 0x4A00 34F8 |
CTRL_CORE_PAD_VIN1A_D2 | RW | 32 | 0x0000 14FC | 0x4A00 34FC |
CTRL_CORE_PAD_VIN1A_D3 | RW | 32 | 0x0000 1500 | 0x4A00 3500 |
CTRL_CORE_PAD_VIN1A_D4 | RW | 32 | 0x0000 1504 | 0x4A00 3504 |
CTRL_CORE_PAD_VIN1A_D5 | RW | 32 | 0x0000 1508 | 0x4A00 3508 |
CTRL_CORE_PAD_VIN1A_D6 | RW | 32 | 0x0000 150C | 0x4A00 350C |
CTRL_CORE_PAD_VIN1A_D7 | RW | 32 | 0x0000 1510 | 0x4A00 3510 |
CTRL_CORE_PAD_VIN1A_D8 | RW | 32 | 0x0000 1514 | 0x4A00 3514 |
CTRL_CORE_PAD_VIN1A_D9 | RW | 32 | 0x0000 1518 | 0x4A00 3518 |
CTRL_CORE_PAD_VIN1A_D10 | RW | 32 | 0x0000 151C | 0x4A00 351C |
CTRL_CORE_PAD_VIN1A_D11 | RW | 32 | 0x0000 1520 | 0x4A00 3520 |
CTRL_CORE_PAD_VIN1A_D12 | RW | 32 | 0x0000 1524 | 0x4A00 3524 |
CTRL_CORE_PAD_VIN1A_D13 | RW | 32 | 0x0000 1528 | 0x4A00 3528 |
CTRL_CORE_PAD_VIN1A_D14 | RW | 32 | 0x0000 152C | 0x4A00 352C |
CTRL_CORE_PAD_VIN1A_D15 | RW | 32 | 0x0000 1530 | 0x4A00 3530 |
CTRL_CORE_PAD_VIN1A_D16 | RW | 32 | 0x0000 1534 | 0x4A00 3534 |
CTRL_CORE_PAD_VIN1A_D17 | RW | 32 | 0x0000 1538 | 0x4A00 3538 |
CTRL_CORE_PAD_VIN1A_D18 | RW | 32 | 0x0000 153C | 0x4A00 353C |
CTRL_CORE_PAD_VIN1A_D19 | RW | 32 | 0x0000 1540 | 0x4A00 3540 |
CTRL_CORE_PAD_VIN1A_D20 | RW | 32 | 0x0000 1544 | 0x4A00 3544 |
CTRL_CORE_PAD_VIN1A_D21 | RW | 32 | 0x0000 1548 | 0x4A00 3548 |
CTRL_CORE_PAD_VIN1A_D22 | RW | 32 | 0x0000 154C | 0x4A00 354C |
CTRL_CORE_PAD_VIN1A_D23 | RW | 32 | 0x0000 1550 | 0x4A00 3550 |
CTRL_CORE_PAD_VIN2A_CLK0 | RW | 32 | 0x0000 1554 | 0x4A00 3554 |
CTRL_CORE_PAD_VIN2A_DE0 | RW | 32 | 0x0000 1558 | 0x4A00 3558 |
CTRL_CORE_PAD_VIN2A_FLD0 | RW | 32 | 0x0000 155C | 0x4A00 355C |
CTRL_CORE_PAD_VIN2A_HSYNC0 | RW | 32 | 0x0000 1560 | 0x4A00 3560 |
CTRL_CORE_PAD_VIN2A_VSYNC0 | RW | 32 | 0x0000 1564 | 0x4A00 3564 |
CTRL_CORE_PAD_VIN2A_D0 | RW | 32 | 0x0000 1568 | 0x4A00 3568 |
CTRL_CORE_PAD_VIN2A_D1 | RW | 32 | 0x0000 156C | 0x4A00 356C |
CTRL_CORE_PAD_VIN2A_D2 | RW | 32 | 0x0000 1570 | 0x4A00 3570 |
CTRL_CORE_PAD_VIN2A_D3 | RW | 32 | 0x0000 1574 | 0x4A00 3574 |
CTRL_CORE_PAD_VIN2A_D4 | RW | 32 | 0x0000 1578 | 0x4A00 3578 |
CTRL_CORE_PAD_VIN2A_D5 | RW | 32 | 0x0000 157C | 0x4A00 357C |
CTRL_CORE_PAD_VIN2A_D6 | RW | 32 | 0x0000 1580 | 0x4A00 3580 |
CTRL_CORE_PAD_VIN2A_D7 | RW | 32 | 0x0000 1584 | 0x4A00 3584 |
CTRL_CORE_PAD_VIN2A_D8 | RW | 32 | 0x0000 1588 | 0x4A00 3588 |
CTRL_CORE_PAD_VIN2A_D9 | RW | 32 | 0x0000 158C | 0x4A00 358C |
CTRL_CORE_PAD_VIN2A_D10 | RW | 32 | 0x0000 1590 | 0x4A00 3590 |
CTRL_CORE_PAD_VIN2A_D11 | RW | 32 | 0x0000 1594 | 0x4A00 3594 |
CTRL_CORE_PAD_VIN2A_D12 | RW | 32 | 0x0000 1598 | 0x4A00 3598 |
CTRL_CORE_PAD_VIN2A_D13 | RW | 32 | 0x0000 159C | 0x4A00 359C |
CTRL_CORE_PAD_VIN2A_D14 | RW | 32 | 0x0000 15A0 | 0x4A00 35A0 |
CTRL_CORE_PAD_VIN2A_D15 | RW | 32 | 0x0000 15A4 | 0x4A00 35A4 |
CTRL_CORE_PAD_VIN2A_D16 | RW | 32 | 0x0000 15A8 | 0x4A00 35A8 |
CTRL_CORE_PAD_VIN2A_D17 | RW | 32 | 0x0000 15AC | 0x4A00 35AC |
CTRL_CORE_PAD_VIN2A_D18 | RW | 32 | 0x0000 15B0 | 0x4A00 35B0 |
CTRL_CORE_PAD_VIN2A_D19 | RW | 32 | 0x0000 15B4 | 0x4A00 35B4 |
CTRL_CORE_PAD_VIN2A_D20 | RW | 32 | 0x0000 15B8 | 0x4A00 35B8 |
CTRL_CORE_PAD_VIN2A_D21 | RW | 32 | 0x0000 15BC | 0x4A00 35BC |
CTRL_CORE_PAD_VIN2A_D22 | RW | 32 | 0x0000 15C0 | 0x4A00 35C0 |
CTRL_CORE_PAD_VIN2A_D23 | RW | 32 | 0x0000 15C4 | 0x4A00 35C4 |
CTRL_CORE_PAD_VOUT1_CLK | RW | 32 | 0x0000 15C8 | 0x4A00 35C8 |
CTRL_CORE_PAD_VOUT1_DE | RW | 32 | 0x0000 15CC | 0x4A00 35CC |
CTRL_CORE_PAD_VOUT1_FLD | RW | 32 | 0x0000 15D0 | 0x4A00 35D0 |
CTRL_CORE_PAD_VOUT1_HSYNC | RW | 32 | 0x0000 15D4 | 0x4A00 35D4 |
CTRL_CORE_PAD_VOUT1_VSYNC | RW | 32 | 0x0000 15D8 | 0x4A00 35D8 |
CTRL_CORE_PAD_VOUT1_D0 | RW | 32 | 0x0000 15DC | 0x4A00 35DC |
CTRL_CORE_PAD_VOUT1_D1 | RW | 32 | 0x0000 15E0 | 0x4A00 35E0 |
CTRL_CORE_PAD_VOUT1_D2 | RW | 32 | 0x0000 15E4 | 0x4A00 35E4 |
CTRL_CORE_PAD_VOUT1_D3 | RW | 32 | 0x0000 15E8 | 0x4A00 35E8 |
CTRL_CORE_PAD_VOUT1_D4 | RW | 32 | 0x0000 15EC | 0x4A00 35EC |
CTRL_CORE_PAD_VOUT1_D5 | RW | 32 | 0x0000 15F0 | 0x4A00 35F0 |
CTRL_CORE_PAD_VOUT1_D6 | RW | 32 | 0x0000 15F4 | 0x4A00 35F4 |
CTRL_CORE_PAD_VOUT1_D7 | RW | 32 | 0x0000 15F8 | 0x4A00 35F8 |
CTRL_CORE_PAD_VOUT1_D8 | RW | 32 | 0x0000 15FC | 0x4A00 35FC |
CTRL_CORE_PAD_VOUT1_D9 | RW | 32 | 0x0000 1600 | 0x4A00 3600 |
CTRL_CORE_PAD_VOUT1_D10 | RW | 32 | 0x0000 1604 | 0x4A00 3604 |
CTRL_CORE_PAD_VOUT1_D11 | RW | 32 | 0x0000 1608 | 0x4A00 3608 |
CTRL_CORE_PAD_VOUT1_D12 | RW | 32 | 0x0000 160C | 0x4A00 360C |
CTRL_CORE_PAD_VOUT1_D13 | RW | 32 | 0x0000 1610 | 0x4A00 3610 |
CTRL_CORE_PAD_VOUT1_D14 | RW | 32 | 0x0000 1614 | 0x4A00 3614 |
CTRL_CORE_PAD_VOUT1_D15 | RW | 32 | 0x0000 1618 | 0x4A00 3618 |
CTRL_CORE_PAD_VOUT1_D16 | RW | 32 | 0x0000 161C | 0x4A00 361C |
CTRL_CORE_PAD_VOUT1_D17 | RW | 32 | 0x0000 1620 | 0x4A00 3620 |
CTRL_CORE_PAD_VOUT1_D18 | RW | 32 | 0x0000 1624 | 0x4A00 3624 |
CTRL_CORE_PAD_VOUT1_D19 | RW | 32 | 0x0000 1628 | 0x4A00 3628 |
CTRL_CORE_PAD_VOUT1_D20 | RW | 32 | 0x0000 162C | 0x4A00 362C |
CTRL_CORE_PAD_VOUT1_D21 | RW | 32 | 0x0000 1630 | 0x4A00 3630 |
CTRL_CORE_PAD_VOUT1_D22 | RW | 32 | 0x0000 1634 | 0x4A00 3634 |
CTRL_CORE_PAD_VOUT1_D23 | RW | 32 | 0x0000 1638 | 0x4A00 3638 |
CTRL_CORE_PAD_MDIO_MCLK | RW | 32 | 0x0000 163C | 0x4A00 363C |
CTRL_CORE_PAD_MDIO_D | RW | 32 | 0x0000 1640 | 0x4A00 3640 |
CTRL_CORE_PAD_RMII_MHZ_50_CLK | RW | 32 | 0x0000 1644 | 0x4A00 3644 |
CTRL_CORE_PAD_UART3_RXD | RW | 32 | 0x0000 1648 | 0x4A00 3648 |
CTRL_CORE_PAD_UART3_TXD | RW | 32 | 0x0000 164C | 0x4A00 364C |
CTRL_CORE_PAD_RGMII0_TXC | RW | 32 | 0x0000 1650 | 0x4A00 3650 |
CTRL_CORE_PAD_RGMII0_TXCTL | RW | 32 | 0x0000 1654 | 0x4A00 3654 |
CTRL_CORE_PAD_RGMII0_TXD3 | RW | 32 | 0x0000 1658 | 0x4A00 3658 |
CTRL_CORE_PAD_RGMII0_TXD2 | RW | 32 | 0x0000 165C | 0x4A00 365C |
CTRL_CORE_PAD_RGMII0_TXD1 | RW | 32 | 0x0000 1660 | 0x4A00 3660 |
CTRL_CORE_PAD_RGMII0_TXD0 | RW | 32 | 0x0000 1664 | 0x4A00 3664 |
CTRL_CORE_PAD_RGMII0_RXC | RW | 32 | 0x0000 1668 | 0x4A00 3668 |
CTRL_CORE_PAD_RGMII0_RXCTL | RW | 32 | 0x0000 166C | 0x4A00 366C |
CTRL_CORE_PAD_RGMII0_RXD3 | RW | 32 | 0x0000 1670 | 0x4A00 3670 |
CTRL_CORE_PAD_RGMII0_RXD2 | RW | 32 | 0x0000 1674 | 0x4A00 3674 |
CTRL_CORE_PAD_RGMII0_RXD1 | RW | 32 | 0x0000 1678 | 0x4A00 3678 |
CTRL_CORE_PAD_RGMII0_RXD0 | RW | 32 | 0x0000 167C | 0x4A00 367C |
CTRL_CORE_PAD_USB1_DRVVBUS | RW | 32 | 0x0000 1680 | 0x4A00 3680 |
CTRL_CORE_PAD_USB2_DRVVBUS | RW | 32 | 0x0000 1684 | 0x4A00 3684 |
CTRL_CORE_PAD_GPIO6_14 | RW | 32 | 0x0000 1688 | 0x4A00 3688 |
CTRL_CORE_PAD_GPIO6_15 | RW | 32 | 0x0000 168C | 0x4A00 368C |
CTRL_CORE_PAD_GPIO6_16 | RW | 32 | 0x0000 1690 | 0x4A00 3690 |
CTRL_CORE_PAD_XREF_CLK0 | RW | 32 | 0x0000 1694 | 0x4A00 3694 |
CTRL_CORE_PAD_XREF_CLK1 | RW | 32 | 0x0000 1698 | 0x4A00 3698 |
CTRL_CORE_PAD_XREF_CLK2 | RW | 32 | 0x0000 169C | 0x4A00 369C |
CTRL_CORE_PAD_XREF_CLK3 | RW | 32 | 0x0000 16A0 | 0x4A00 36A0 |
CTRL_CORE_PAD_MCASP1_ACLKX | RW | 32 | 0x0000 16A4 | 0x4A00 36A4 |
CTRL_CORE_PAD_MCASP1_FSX | RW | 32 | 0x0000 16A8 | 0x4A00 36A8 |
CTRL_CORE_PAD_MCASP1_ACLKR | RW | 32 | 0x0000 16AC | 0x4A00 36AC |
CTRL_CORE_PAD_MCASP1_FSR | RW | 32 | 0x0000 16B0 | 0x4A00 36B0 |
CTRL_CORE_PAD_MCASP1_AXR0 | RW | 32 | 0x0000 16B4 | 0x4A00 36B4 |
CTRL_CORE_PAD_MCASP1_AXR1 | RW | 32 | 0x0000 16B8 | 0x4A00 36B8 |
CTRL_CORE_PAD_MCASP1_AXR2 | RW | 32 | 0x0000 16BC | 0x4A00 36BC |
CTRL_CORE_PAD_MCASP1_AXR3 | RW | 32 | 0x0000 16C0 | 0x4A00 36C0 |
CTRL_CORE_PAD_MCASP1_AXR4 | RW | 32 | 0x0000 16C4 | 0x4A00 36C4 |
CTRL_CORE_PAD_MCASP1_AXR5 | RW | 32 | 0x0000 16C8 | 0x4A00 36C8 |
CTRL_CORE_PAD_MCASP1_AXR6 | RW | 32 | 0x0000 16CC | 0x4A00 36CC |
CTRL_CORE_PAD_MCASP1_AXR7 | RW | 32 | 0x0000 16D0 | 0x4A00 36D0 |
CTRL_CORE_PAD_MCASP1_AXR8 | RW | 32 | 0x0000 16D4 | 0x4A00 36D4 |
CTRL_CORE_PAD_MCASP1_AXR9 | RW | 32 | 0x0000 16D8 | 0x4A00 36D8 |
CTRL_CORE_PAD_MCASP1_AXR10 | RW | 32 | 0x0000 16DC | 0x4A00 36DC |
CTRL_CORE_PAD_MCASP1_AXR11 | RW | 32 | 0x0000 16E0 | 0x4A00 36E0 |
CTRL_CORE_PAD_MCASP1_AXR12 | RW | 32 | 0x0000 16E4 | 0x4A00 36E4 |
CTRL_CORE_PAD_MCASP1_AXR13 | RW | 32 | 0x0000 16E8 | 0x4A00 36E8 |
CTRL_CORE_PAD_MCASP1_AXR14 | RW | 32 | 0x0000 16EC | 0x4A00 36EC |
CTRL_CORE_PAD_MCASP1_AXR15 | RW | 32 | 0x0000 16F0 | 0x4A00 36F0 |
CTRL_CORE_PAD_MCASP2_ACLKX | RW | 32 | 0x0000 16F4 | 0x4A00 36F4 |
CTRL_CORE_PAD_MCASP2_FSX | RW | 32 | 0x0000 16F8 | 0x4A00 36F8 |
CTRL_CORE_PAD_MCASP2_ACLKR | RW | 32 | 0x0000 16FC | 0x4A00 36FC |
CTRL_CORE_PAD_MCASP2_FSR | RW | 32 | 0x0000 1700 | 0x4A00 3700 |
CTRL_CORE_PAD_MCASP2_AXR0 | RW | 32 | 0x0000 1704 | 0x4A00 3704 |
CTRL_CORE_PAD_MCASP2_AXR1 | RW | 32 | 0x0000 1708 | 0x4A00 3708 |
CTRL_CORE_PAD_MCASP2_AXR2 | RW | 32 | 0x0000 170C | 0x4A00 370C |
CTRL_CORE_PAD_MCASP2_AXR3 | RW | 32 | 0x0000 1710 | 0x4A00 3710 |
CTRL_CORE_PAD_MCASP2_AXR4 | RW | 32 | 0x0000 1714 | 0x4A00 3714 |
CTRL_CORE_PAD_MCASP2_AXR5 | RW | 32 | 0x0000 1718 | 0x4A00 3718 |
CTRL_CORE_PAD_MCASP2_AXR6 | RW | 32 | 0x0000 171C | 0x4A00 371C |
CTRL_CORE_PAD_MCASP2_AXR7 | RW | 32 | 0x0000 1720 | 0x4A00 3720 |
CTRL_CORE_PAD_MCASP3_ACLKX | RW | 32 | 0x0000 1724 | 0x4A00 3724 |
CTRL_CORE_PAD_MCASP3_FSX | RW | 32 | 0x0000 1728 | 0x4A00 3728 |
CTRL_CORE_PAD_MCASP3_AXR0 | RW | 32 | 0x0000 172C | 0x4A00 372C |
CTRL_CORE_PAD_MCASP3_AXR1 | RW | 32 | 0x0000 1730 | 0x4A00 3730 |
CTRL_CORE_PAD_MCASP4_ACLKX | RW | 32 | 0x0000 1734 | 0x4A00 3734 |
CTRL_CORE_PAD_MCASP4_FSX | RW | 32 | 0x0000 1738 | 0x4A00 3738 |
CTRL_CORE_PAD_MCASP4_AXR0 | RW | 32 | 0x0000 173C | 0x4A00 373C |
CTRL_CORE_PAD_MCASP4_AXR1 | RW | 32 | 0x0000 1740 | 0x4A00 3740 |
CTRL_CORE_PAD_MCASP5_ACLKX | RW | 32 | 0x0000 1744 | 0x4A00 3744 |
CTRL_CORE_PAD_MCASP5_FSX | RW | 32 | 0x0000 1748 | 0x4A00 3748 |
CTRL_CORE_PAD_MCASP5_AXR0 | RW | 32 | 0x0000 174C | 0x4A00 374C |
CTRL_CORE_PAD_MCASP5_AXR1 | RW | 32 | 0x0000 1750 | 0x4A00 3750 |
CTRL_CORE_PAD_MMC1_CLK | RW | 32 | 0x0000 1754 | 0x4A00 3754 |
CTRL_CORE_PAD_MMC1_CMD | RW | 32 | 0x0000 1758 | 0x4A00 3758 |
CTRL_CORE_PAD_MMC1_DAT0 | RW | 32 | 0x0000 175C | 0x4A00 375C |
CTRL_CORE_PAD_MMC1_DAT1 | RW | 32 | 0x0000 1760 | 0x4A00 3760 |
CTRL_CORE_PAD_MMC1_DAT2 | RW | 32 | 0x0000 1764 | 0x4A00 3764 |
CTRL_CORE_PAD_MMC1_DAT3 | RW | 32 | 0x0000 1768 | 0x4A00 3768 |
CTRL_CORE_PAD_MMC1_SDCD | RW | 32 | 0x0000 176C | 0x4A00 376C |
CTRL_CORE_PAD_MMC1_SDWP | RW | 32 | 0x0000 1770 | 0x4A00 3770 |
CTRL_CORE_PAD_GPIO6_10 | RW | 32 | 0x0000 1774 | 0x4A00 3774 |
CTRL_CORE_PAD_GPIO6_11 | RW | 32 | 0x0000 1778 | 0x4A00 3778 |
CTRL_CORE_PAD_MMC3_CLK | RW | 32 | 0x0000 177C | 0x4A00 377C |
CTRL_CORE_PAD_MMC3_CMD | RW | 32 | 0x0000 1780 | 0x4A00 3780 |
CTRL_CORE_PAD_MMC3_DAT0 | RW | 32 | 0x0000 1784 | 0x4A00 3784 |
CTRL_CORE_PAD_MMC3_DAT1 | RW | 32 | 0x0000 1788 | 0x4A00 3788 |
CTRL_CORE_PAD_MMC3_DAT2 | RW | 32 | 0x0000 178C | 0x4A00 378C |
CTRL_CORE_PAD_MMC3_DAT3 | RW | 32 | 0x0000 1790 | 0x4A00 3790 |
CTRL_CORE_PAD_MMC3_DAT4 | RW | 32 | 0x0000 1794 | 0x4A00 3794 |
CTRL_CORE_PAD_MMC3_DAT5 | RW | 32 | 0x0000 1798 | 0x4A00 3798 |
CTRL_CORE_PAD_MMC3_DAT6 | RW | 32 | 0x0000 179C | 0x4A00 379C |
CTRL_CORE_PAD_MMC3_DAT7 | RW | 32 | 0x0000 17A0 | 0x4A00 37A0 |
CTRL_CORE_PAD_SPI1_SCLK | RW | 32 | 0x0000 17A4 | 0x4A00 37A4 |
CTRL_CORE_PAD_SPI1_D1 | RW | 32 | 0x0000 17A8 | 0x4A00 37A8 |
CTRL_CORE_PAD_SPI1_D0 | RW | 32 | 0x0000 17AC | 0x4A00 37AC |
CTRL_CORE_PAD_SPI1_CS0 | RW | 32 | 0x0000 17B0 | 0x4A00 37B0 |
CTRL_CORE_PAD_SPI1_CS1 | RW | 32 | 0x0000 17B4 | 0x4A00 37B4 |
CTRL_CORE_PAD_SPI1_CS2 | RW | 32 | 0x0000 17B8 | 0x4A00 37B8 |
CTRL_CORE_PAD_SPI1_CS3 | RW | 32 | 0x0000 17BC | 0x4A00 37BC |
CTRL_CORE_PAD_SPI2_SCLK | RW | 32 | 0x0000 17C0 | 0x4A00 37C0 |
CTRL_CORE_PAD_SPI2_D1 | RW | 32 | 0x0000 17C4 | 0x4A00 37C4 |
CTRL_CORE_PAD_SPI2_D0 | RW | 32 | 0x0000 17C8 | 0x4A00 37C8 |
CTRL_CORE_PAD_SPI2_CS0 | RW | 32 | 0x0000 17CC | 0x4A00 37CC |
CTRL_CORE_PAD_DCAN1_TX | RW | 32 | 0x0000 17D0 | 0x4A00 37D0 |
CTRL_CORE_PAD_DCAN1_RX | RW | 32 | 0x0000 17D4 | 0x4A00 37D4 |
RESERVED | R | 32 | 0x0000 17D8 | 0x4A00 37D8 |
RESERVED | R | 32 | 0x0000 17DC | 0x4A00 37DC |
CTRL_CORE_PAD_UART1_RXD | RW | 32 | 0x0000 17E0 | 0x4A00 37E0 |
CTRL_CORE_PAD_UART1_TXD | RW | 32 | 0x0000 17E4 | 0x4A00 37E4 |
CTRL_CORE_PAD_UART1_CTSN | RW | 32 | 0x0000 17E8 | 0x4A00 37E8 |
CTRL_CORE_PAD_UART1_RTSN | RW | 32 | 0x0000 17EC | 0x4A00 37EC |
CTRL_CORE_PAD_UART2_RXD | RW | 32 | 0x0000 17F0 | 0x4A00 37F0 |
CTRL_CORE_PAD_UART2_TXD | RW | 32 | 0x0000 17F4 | 0x4A00 37F4 |
CTRL_CORE_PAD_UART2_CTSN | RW | 32 | 0x0000 17F8 | 0x4A00 37F8 |
CTRL_CORE_PAD_UART2_RTSN | RW | 32 | 0x0000 17FC | 0x4A00 37FC |
CTRL_CORE_PAD_I2C1_SDA | RW | 32 | 0x0000 1800 | 0x4A00 3800 |
CTRL_CORE_PAD_I2C1_SCL | RW | 32 | 0x0000 1804 | 0x4A00 3804 |
CTRL_CORE_PAD_I2C2_SDA | RW | 32 | 0x0000 1808 | 0x4A00 3808 |
CTRL_CORE_PAD_I2C2_SCL | RW | 32 | 0x0000 180C | 0x4A00 380C |
RESERVED | R | 32 | 0x0000 1810 | 0x4A00 3810 |
RESERVED | R | 32 | 0x0000 1814 | 0x4A00 3814 |
CTRL_CORE_PAD_WAKEUP0 | RW | 32 | 0x0000 1818 | 0x4A00 3818 |
CTRL_CORE_PAD_WAKEUP1 | RW | 32 | 0x0000 181C | 0x4A00 381C |
CTRL_CORE_PAD_WAKEUP2 | RW | 32 | 0x0000 1820 | 0x4A00 3820 |
CTRL_CORE_PAD_WAKEUP3 | RW | 32 | 0x0000 1824 | 0x4A00 3824 |
CTRL_CORE_PAD_ON_OFF | RW | 32 | 0x0000 1828 | 0x4A00 3828 |
CTRL_CORE_PAD_RTC_PORZ | RW | 32 | 0x0000 182C | 0x4A00 382C |
CTRL_CORE_PAD_TMS | RW | 32 | 0x0000 1830 | 0x4A00 3830 |
CTRL_CORE_PAD_TDI | RW | 32 | 0x0000 1834 | 0x4A00 3834 |
CTRL_CORE_PAD_TDO | RW | 32 | 0x0000 1838 | 0x4A00 3838 |
CTRL_CORE_PAD_TCLK | RW | 32 | 0x0000 183C | 0x4A00 383C |
CTRL_CORE_PAD_TRSTN | RW | 32 | 0x0000 1840 | 0x4A00 3840 |
CTRL_CORE_PAD_RTCK | RW | 32 | 0x0000 1844 | 0x4A00 3844 |
CTRL_CORE_PAD_EMU0 | RW | 32 | 0x0000 1848 | 0x4A00 3848 |
CTRL_CORE_PAD_EMU1 | RW | 32 | 0x0000 184C | 0x4A00 384C |
RESERVED | R | 32 | 0x0000 1850 | 0x4A00 3850 |
RESERVED | R | 32 | 0x0000 1854 | 0x4A00 3854 |
RESERVED | R | 32 | 0x0000 1858 | 0x4A00 3858 |
CTRL_CORE_PAD_RESETN | RW | 32 | 0x0000 185C | 0x4A00 385C |
CTRL_CORE_PAD_NMIN_DSP | RW | 32 | 0x0000 1860 | 0x4A00 3860 |
CTRL_CORE_PAD_RSTOUTN | RW | 32 | 0x0000 1864 | 0x4A00 3864 |
CTRL_CORE_PADCONF_WAKEUPEVENT_0 | R | 32 | 0x0000 1868 | 0x4A00 3868 |
CTRL_CORE_PADCONF_WAKEUPEVENT_1 | R | 32 | 0x0000 186C | 0x4A00 386C |
CTRL_CORE_PADCONF_WAKEUPEVENT_2 | R | 32 | 0x0000 1870 | 0x4A00 3870 |
CTRL_CORE_PADCONF_WAKEUPEVENT_3 | R | 32 | 0x0000 1874 | 0x4A00 3874 |
CTRL_CORE_PADCONF_WAKEUPEVENT_4 | R | 32 | 0x0000 1878 | 0x4A00 3878 |
CTRL_CORE_PADCONF_WAKEUPEVENT_5 | R | 32 | 0x0000 187C | 0x4A00 387C |
CTRL_CORE_PADCONF_WAKEUPEVENT_6 | R | 32 | 0x0000 1880 | 0x4A00 3880 |
CTRL_CORE_PADCONF_WAKEUPEVENT_7 | R | 32 | 0x0000 1884 | 0x4A00 3884 |
CTRL_CORE_PADCONF_WAKEUPEVENT_8 | R | 32 | 0x0000 1888 | 0x4A00 3888 |
RESERVED_j (j= 0 to 63) | R | 32 | 0x0000 1A00 + (j*4) | 0x4A00 3A00 + (j*4) |
RESERVED | R | 32 | 0x0000 1B00 | 0x4A00 3B00 |
RESERVED | R | 32 | 0x0000 1B04 | 0x4A00 3B04 |
CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_2 | R | 32 | 0x0000 1B08 | 0x4A00 3B08 |
CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_3 | R | 32 | 0x0000 1B0C | 0x4A00 3B0C |
CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_4 | R | 32 | 0x0000 1B10 | 0x4A00 3B10 |
CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_5 | R | 32 | 0x0000 1B14 | 0x4A00 3B14 |
RESERVED | R | 32 | 0x0000 1B18 | 0x4A00 3B18 |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_1 | R | 32 | 0x0000 1B1C | 0x4A00 3B1C |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_2 | R | 32 | 0x0000 1B20 | 0x4A00 3B20 |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_3 | R | 32 | 0x0000 1B24 | 0x4A00 3B24 |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_4 | R | 32 | 0x0000 1B28 | 0x4A00 3B28 |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_5 | R | 32 | 0x0000 1B2C | 0x4A00 3B2C |
RESERVED | R | 32 | 0x0000 1B30 | 0x4A00 3B30 |
RESERVED | R | 32 | 0x0000 1B34 | 0x4A00 3B34 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_0 | R | 32 | 0x0000 1B38 | 0x4A00 3B38 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_1 | R | 32 | 0x0000 1B3C | 0x4A00 3B3C |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_2 | R | 32 | 0x0000 1B40 | 0x4A00 3B40 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_3 | R | 32 | 0x0000 1B44 | 0x4A00 3B44 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_4 | R | 32 | 0x0000 1B48 | 0x4A00 3B48 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_0 | R | 32 | 0x0000 1B4C | 0x4A00 3B4C |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_1 | R | 32 | 0x0000 1B50 | 0x4A00 3B50 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_2 | R | 32 | 0x0000 1B54 | 0x4A00 3B54 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_3 | R | 32 | 0x0000 1B58 | 0x4A00 3B58 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_4 | R | 32 | 0x0000 1B5C | 0x4A00 3B5C |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_0 | R | 32 | 0x0000 1B60 | 0x4A00 3B60 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_1 | R | 32 | 0x0000 1B64 | 0x4A00 3B64 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_2 | R | 32 | 0x0000 1B68 | 0x4A00 3B68 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_3 | R | 32 | 0x0000 1B6C | 0x4A00 3B6C |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_4 | R | 32 | 0x0000 1B70 | 0x4A00 3B70 |
CTRL_CORE_LDOSRAM_CORE_4_VOLTAGE_CTRL | RW | 32 | 0x0000 1B74 | 0x4A00 3B74 |
CTRL_CORE_LDOSRAM_CORE_5_VOLTAGE_CTRL | RW | 32 | 0x0000 1B78 | 0x4A00 3B78 |
CTRL_CORE_LDOSRAM_DSPEVE_2_VOLTAGE_CTRL | RW | 32 | 0x0000 1B7C | 0x4A00 3B7C |
RESERVED_i (i = 0 to 32) | R | 32 | 0x0000 1B80 + (i*4) | 0x4A00 3B80 +(i*4) |
CTRL_CORE_SMA_SW_2 | RW | 32 | 0x0000 1C04 | 0x4A00 3C04 |
CTRL_CORE_SMA_SW_3 | RW | 32 | 0x0000 1C08 | 0x4A00 3C08 |
RESERVED | R | 32 | 0x0000 1C0C | 0x4A00 3C0C |
RESERVED | R | 32 | 0x0000 1C10 | 0x4A00 3C10 |
CTRL_CORE_SMA_SW_6 | RW | 32 | 0x0000 1C14 | 0x4A00 3C14 |
CTRL_CORE_SMA_SW_7 | RW | 32 | 0x0000 1C18 | 0x4A00 3C18 |
CTRL_CORE_SMA_SW_8 | RW | 32 | 0x0000 1C1C | 0x4A00 3C1C |
CTRL_CORE_SMA_SW_9 | RW | 32 | 0x0000 1C20 | 0x4A00 3C20 |
CTRL_CORE_PCIESS1_PCS1 | RW | 32 | 0x0000 1C24 | 0x4A00 3C24 |
CTRL_CORE_PCIESS1_PCS2 | RW | 32 | 0x0000 1C28 | 0x4A00 3C28 |
CTRL_CORE_PCIESS2_PCS1 | RW | 32 | 0x0000 1C2C | 0x4A00 3C2C |
CTRL_CORE_PCIESS2_PCS2 | RW | 32 | 0x0000 1C30 | 0x4A00 3C30 |
CTRL_CORE_PCIE_PCS | RW | 32 | 0x0000 1C34 | 0x4A00 3C34 |
CTRL_CORE_PCIE_PCS_REVISION | R | 32 | 0x0000 1C38 | 0x4A00 3C38 |
CTRL_CORE_PCIE_CONTROL | RW | 32 | 0x0000 1C3C | 0x4A00 3C3C |
CTRL_CORE_PHY_POWER_PCIESS1 | RW | 32 | 0x0000 1C40 | 0x4A00 3C40 |
CTRL_CORE_PHY_POWER_PCIESS2 | RW | 32 | 0x0000 1C44 | 0x4A00 3C44 |
Address Offset | 0x0000 0134 | ||||
Physical Address | 0x4A00 2134 | Instance | CTRL_MODULE_CORE | ||
Description | Control Module Status Register | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DEVICE_TYPE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8:6 | DEVICE_TYPE | Device type captured at reset time. Read 0x3 = General Purpose (GP) | R | 0x3 |
5:0 | RESERVED | Reserved | R | 0x0 |
Address Offset | 0x0000 0148 | ||||
Physical Address | 0x4A00 2148 | Instance | CTRL_MODULE_CORE | ||
Description | Firewall Error Status functional Register 1 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE2_FW_ERROR | EVE1_FW_ERROR | RESERVED | BB2D_FW_ERROR | L4_WAKEUP_FW_ERROR | RESERVED | DEBUGSS_FW_ERROR | L4_CONFIG_FW_ERROR | L4_PERIPH1_FW_ERROR | RESERVED | DSS_FW_ERROR | GPU_FW_ERROR | RESERVED | IVAHD_SL2_FW_ERROR | IPU1_FW_ERROR | IVAHD_FW_ERROR | EMIF_FW_ERROR | GPMC_FW_ERROR | L3RAM1_FW_ERROR | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:30 | RESERVED | R | 0x0 | |
29 | EVE2_FW_ERROR | EVE2 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
28 | EVE1_FW_ERROR | EVE1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
27:24 | RESERVED | R | 0x0 | |
23 | BB2D_FW_ERROR | BB2D firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
22 | L4_WAKEUP_FW_ERROR | L4 wakeup firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
21:19 | RESERVED | R | 0x0 | |
18 | DEBUGSS_FW_ERROR | DebugSS firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
17 | L4_CONFIG_FW_ERROR | L4 config firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
16 | L4_PERIPH1_FW_ERROR | L4 periph1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
15 | RESERVED | R | 0x0 | |
14 | DSS_FW_ERROR | DSS firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
13 | GPU_FW_ERROR | GPU firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
12:7 | RESERVED | R | 0x0 | |
6 | IVAHD_SL2_FW_ERROR | IVAHD SL2 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
5 | IPU1_FW_ERROR | IPU1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
4 | IVAHD_FW_ERROR | IVAHD firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
3 | EMIF_FW_ERROR | EMIF firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
2 | GPMC_FW_ERROR | GPMC firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
1 | L3RAM1_FW_ERROR | L3RAM1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0150 | ||||
Physical Address | 0x4A00 2150 | Instance | CTRL_MODULE_CORE | ||
Description | Firewall Error Status Debug Register 1 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE2_DBGFW_ERROR | EVE1_DBGFW_ERROR | RESERVED | BB2D_DBGFW_ERROR | L4_WAKEUP_DBGFW_ERROR | RESERVED | DEBUGSS_DBGFW_ERROR | L4_CONFIG_DBGFW_ERROR | L4_PERIPH1_DBGFW_ERROR | RESERVED | DSS_DBGFW_ERROR | GPU_DBGFW_ERROR | RESERVED | IVAHD_SL2_DBGFW_ERROR | IPU1_DBGFW_ERROR | IVAHD_DBGFW_ERROR | EMIF_DBGFW_ERROR | GPMC_DBGFW_ERROR | L3RAM1_DBGFW_ERROR | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:30 | RESERVED | R | 0x0 | |
29 | EVE2_DBGFW_ERROR | EVE2 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
28 | EVE1_DBGFW_ERROR | EVE1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
27:24 | RESERVED | R | 0x0 | |
23 | BB2D_DBGFW_ERROR | BB2D firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
22 | L4_WAKEUP_DBGFW_ERROR | L4 wakeup firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
21:19 | RESERVED | R | 0x0 | |
18 | DEBUGSS_DBGFW_ERROR | DebugSS firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
17 | L4_CONFIG_DBGFW_ERROR | L4 config firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
16 | L4_PERIPH1_DBGFW_ERROR | L4 periph1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
15 | RESERVED | R | 0x0 | |
14 | DSS_DBGFW_ERROR | DSS debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
13 | GPU_DBGFW_ERROR | GPU debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
12:7 | RESERVED | R | 0x0 | |
6 | IVAHD_SL2_DBGFW_ERROR | IVAHD SL2 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
5 | IPU1_DBGFW_ERROR | IPU1 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
4 | IVAHD_DBGFW_ERROR | IVAHD debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
3 | EMIF_DBGFW_ERROR | EMIF debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
2 | GPMC_DBGFW_ERROR | GPMC debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
1 | L3RAM1_DBGFW_ERROR | L3RAM1 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 015C | ||||
Physical Address | 0x4A00 215C | Instance | CTRL_MODULE_CORE | ||
Description | FORCE WRITE NON POSTED | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_FORCEWRNP |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | MPU_FORCEWRNP | Force mpu write non posted transactions 0x0 = disable force wrnp 0x1 = force wrnp | RW | 0x0 |
Address Offset | 0x0000 0194 | ||||
Physical Address | 0x4A00 2194 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_0 | R | 0x0 |
Address Offset | 0x0000 0198 | ||||
Physical Address | 0x4A00 2198 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_1 | R | 0x0 |
Address Offset | 0x0000 019C | ||||
Physical Address | 0x4A00 219C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_2 | R | 0x0 |
Address Offset | 0x0000 01A0 | ||||
Physical Address | 0x4A00 21A0 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_3 | R | 0x0 |
Address Offset | 0x0000 01A4 | ||||
Physical Address | 0x4A00 21A4 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_4 | R | 0x0 |
Address Offset | 0x0000 01A8 | ||||
Physical Address | 0x4A00 21A8 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [191:160]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_5 | R | 0x0 |
Address Offset | 0x0000 01AC | ||||
Physical Address | 0x4A00 21AC | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_0 | R | 0x0 |
Address Offset | 0x0000 01B0 | ||||
Physical Address | 0x4A00 21B0 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_1 | R | 0x0 |
Address Offset | 0x0000 01B4 | ||||
Physical Address | 0x4A00 21B4 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_2 | R | 0x0 |
Address Offset | 0x0000 01B8 | ||||
Physical Address | 0x4A00 21B8 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_3 | R | 0x0 |
Address Offset | 0x0000 01BC | ||||
Physical Address | 0x4A00 21BC | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_4 | R | 0x0 |
Address Offset | 0x0000 01C0 | ||||
Physical Address | 0x4A00 21C0 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [191:160]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_5 | R | 0x0 |
Address Offset | 0x0000 01C4 | ||||
Physical Address | 0x4A00 21C4 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [223:192]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_6 | R | 0x0 |
Address Offset | 0x0000 01C8 | ||||
Physical Address | 0x4A00 21C8 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [255:224]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_7 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_7 | R | 0x0 |
Address Offset | 0x0000 01CC | ||||
Physical Address | 0x4A00 21CC | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_0 | R | 0x0 |
Address Offset | 0x0000 01D0 | ||||
Physical Address | 0x4A00 21D0 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_1 | R | 0x0 |
Address Offset | 0x0000 01D4 | ||||
Physical Address | 0x4A00 21D4 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_2 | R | 0x0 |
Address Offset | 0x0000 01D8 | ||||
Physical Address | 0x4A00 21D8 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_3 | R | 0x0 |
Address Offset | 0x0000 01DC | ||||
Physical Address | 0x4A00 21DC | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_4 | R | 0x0 |
Address Offset | 0x0000 01E0 | ||||
Physical Address | 0x4A00 21E0 | Instance | CTRL_MODULE_CORE | ||
Description | Trim values for GPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_BGAP_GPU_0 | STD_FUSE_OPP_BGAP_GPU_1 | STD_FUSE_OPP_BGAP_GPU_2 | STD_FUSE_OPP_BGAP_GPU_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | STD_FUSE_OPP_BGAP_GPU_0 | Trim values for GPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
23:16 | STD_FUSE_OPP_BGAP_GPU_1 | Trim values for GPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
15:8 | STD_FUSE_OPP_BGAP_GPU_2 | Trim values for GPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
7:0 | STD_FUSE_OPP_BGAP_GPU_3 | Trim values for GPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
Address Offset | 0x0000 01E4 | ||||
Physical Address | 0x4A00 21E4 | Instance | CTRL_MODULE_CORE | ||
Description | Trim values for MPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_BGAP_MPU_0 | STD_FUSE_OPP_BGAP_MPU_1 | STD_FUSE_OPP_BGAP_MPU_2 | STD_FUSE_OPP_BGAP_MPU_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | STD_FUSE_OPP_BGAP_MPU_0 | Trim values for MPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
23:16 | STD_FUSE_OPP_BGAP_MPU_1 | Trim values for MPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
15:8 | STD_FUSE_OPP_BGAP_MPU_2 | Trim values for MPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
7:0 | STD_FUSE_OPP_BGAP_MPU_3 | Trim values for MPU associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
Address Offset | 0x0000 01E8 | ||||
Physical Address | 0x4A00 21E8 | Instance | CTRL_MODULE_CORE | ||
Description | Trim values for CORE associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_BGAP_CORE_0 | STD_FUSE_OPP_BGAP_CORE_1 | STD_FUSE_OPP_BGAP_CORE_2 | STD_FUSE_OPP_BGAP_CORE_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | STD_FUSE_OPP_BGAP_CORE_0 | Trim values for CORE associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
23:16 | STD_FUSE_OPP_BGAP_CORE_1 | Trim values for CORE associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
15:8 | STD_FUSE_OPP_BGAP_CORE_2 | Trim values for CORE associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
7:0 | STD_FUSE_OPP_BGAP_CORE_3 | Trim values for CORE associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
Address Offset | 0x0000 01EC | ||||
Physical Address | 0x4A00 21EC | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP BGAP. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_BGAP_MPU3 | STD_FUSE_OPP_BGAP_MPU2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | STD_FUSE_OPP_BGAP_MPU3 | R | 0x0 | |
15:0 | STD_FUSE_OPP_BGAP_MPU2 | R | 0x0 |
Address Offset | 0x0000 0220 | ||||
Physical Address | 0x4A00 2220 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse keys. Root_public_key_hash [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_MPK_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_MPK_0 | R | 0x0 |
Address Offset | 0x0000 0224 | ||||
Physical Address | 0x4A00 2224 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse keys. Root_public_key_hash [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_MPK_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_MPK_1 | R | 0x0 |
Address Offset | 0x0000 0228 | ||||
Physical Address | 0x4A00 2228 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse keys. Root_public_key_hash [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_MPK_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_MPK_2 | R | 0x0 |
Address Offset | 0x0000 022C | ||||
Physical Address | 0x4A00 222C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse keys. Root_public_key_hash [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_MPK_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_MPK_3 | R | 0x0 |
Address Offset | 0x0000 0230 | ||||
Physical Address | 0x4A00 2230 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse keys. Root_public_key_hash [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_MPK_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_MPK_4 | R | 0x0 |
Address Offset | 0x0000 0234 | ||||
Physical Address | 0x4A00 2234 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse keys. Root_public_key_hash [191:160]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_MPK_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_MPK_5 | R | 0x0 |
Address Offset | 0x0000 0238 | ||||
Physical Address | 0x4A00 2238 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse keys. Root_public_key_hash [223:192]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_MPK_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_MPK_6 | R | 0x0 |
Address Offset | 0x0000 023C | ||||
Physical Address | 0x4A00 223C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse keys. Root_public_key_hash [255:224]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_MPK_7 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_MPK_7 | R | 0x0 |
Address Offset | 0x0000 0240 | ||||
Physical Address | 0x4A00 2240 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_LVT_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_LVT_0 | R | 0x0 |
Address Offset | 0x0000 0244 | ||||
Physical Address | 0x4A00 2244 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_LVT_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_LVT_1 | R | 0x0 |
Address Offset | 0x0000 0248 | ||||
Physical Address | 0x4A00 2248 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_LVT_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_LVT_2 | R | 0x0 |
Address Offset | 0x0000 024C | ||||
Physical Address | 0x4A00 224C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_LVT_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_LVT_3 | R | 0x0 |
Address Offset | 0x0000 0250 | ||||
Physical Address | 0x4A00 2250 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_LVT_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_LVT_4 | R | 0x0 |
Address Offset | 0x0000 0254 | ||||
Physical Address | 0x4A00 2254 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [191:160]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_GPU_LVT_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_GPU_LVT_5 | R | 0x0 |
Address Offset | 0x0000 0258 | ||||
Physical Address | 0x4A00 2258 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_LVT_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_LVT_0 | R | 0x0 |
Address Offset | 0x0000 025C | ||||
Physical Address | 0x4A00 225C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_LVT_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_LVT_1 | R | 0x0 |
Address Offset | 0x0000 0260 | ||||
Physical Address | 0x4A00 2260 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_LVT_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_LVT_2 | R | 0x0 |
Address Offset | 0x0000 0264 | ||||
Physical Address | 0x4A00 2264 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_LVT_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_LVT_3 | R | 0x0 |
Address Offset | 0x0000 0268 | ||||
Physical Address | 0x4A00 2268 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_LVT_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_LVT_4 | R | 0x0 |
Address Offset | 0x0000 026C | ||||
Physical Address | 0x4A00 226C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [191:160]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_LVT_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_LVT_5 | R | 0x0 |
Address Offset | 0x0000 0270 | ||||
Physical Address | 0x4A00 2270 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [223:192]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_LVT_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_LVT_6 | R | 0x0 |
Address Offset | 0x0000 0274 | ||||
Physical Address | 0x4A00 2274 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_MPU [255:224]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_MPU_LVT_7 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_MPU_LVT_7 | R | 0x0 |
Address Offset | 0x0000 02BC | ||||
Physical Address | 0x4A00 22BC | Instance | CTRL_MODULE_CORE | ||
Description | Customer Fuse keys. Software Version Control [031:000] (16 bits upper Redundant field) [FIELD OVERFLOW]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_SWRV_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_SWRV_0 | R | 0x0 |
Address Offset | 0x0000 02C0 | ||||
Physical Address | 0x4A00 22C0 | Instance | CTRL_MODULE_CORE | ||
Description | Customer Fuse keys. Software Version Control [063:032] (16 bits upper Redundant field) [FIELD F]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_SWRV_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_SWRV_1 | R | 0x0 |
Address Offset | 0x0000 02C4 | ||||
Physical Address | 0x4A00 22C4 | Instance | CTRL_MODULE_CORE | ||
Description | Customer Fuse keys. Software Version Control [095:064] (16 bits upper Redundant field) [FIELD E]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_SWRV_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_SWRV_2 | R | 0x0 |
Address Offset | 0x0000 02C8 | ||||
Physical Address | 0x4A00 22C8 | Instance | CTRL_MODULE_CORE | ||
Description | Customer Fuse keys. Software Version Control [127:096] (16 bits upper Redundant field) [FIELD D]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_SWRV_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_SWRV_3 | R | 0x0 |
Address Offset | 0x0000 02CC | ||||
Physical Address | 0x4A00 22CC | Instance | CTRL_MODULE_CORE | ||
Description | Customer Fuse keys. Software Version Control [159:127] (16 bits upper Redundant field) [FIELD C]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_SWRV_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_SWRV_4 | R | 0x0 |
Address Offset | 0x0000 02D0 | ||||
Physical Address | 0x4A00 22D0 | Instance | CTRL_MODULE_CORE | ||
Description | Customer Fuse keys. Software Version Control [191:160] (16 bits upper Redundant field) [FIELD B]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_SWRV_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_SWRV_5 | R | 0x0 |
Address Offset | 0x0000 02D4 | ||||
Physical Address | 0x4A00 22D4 | Instance | CTRL_MODULE_CORE | ||
Description | Customer Fuse keys. Software Version Control [223:192] (16 bits upper Redundant field) [FIELD A]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_SWRV_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_SWRV_6 | R | 0x0 |
Address Offset | 0x0000 0300 | ||||
Physical Address | 0x4A00 2300 | Instance | CTRL_MODULE_CORE | ||
Description | This register is used to power down the USB2_PHY1 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | USBPHY_PD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0 |
0 | USBPHY_PD | Power down the entire USB2_PHY1 (data, common module and UTMI). 0x0: Normal operation 0x1: Power down the USB2_PHY1 | RW | 0x0 |
Address Offset | 0x0000 032C | ||||
Physical Address | 0x4A00 232C | Instance | CTRL_MODULE_CORE | ||
Description | Control VBGAPTS temperature sensor and thermal comparator shutdown register | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | BGAP_TMPSOFF_MPU | BGAP_EOCZ_MPU | BGAP_DTEMP_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:12 | RESERVED | Reserved | R | 0x0 |
11 | BGAP_TMPSOFF_MPU | This bit indicates the temperature sensor state. | R | 0x1 |
10 | BGAP_EOCZ_MPU | ADC End of Conversion. Active low, when BGAP_DTEMP_MPU is valid. | R | 0x0 |
9:0 | BGAP_DTEMP_MPU | Temperature data from the ADC. Valid if EOCZ is low. | R | 0x0 |
Address Offset | 0x0000 0330 | ||||
Physical Address | 0x4A00 2330 | Instance | CTRL_MODULE_CORE | ||
Description | Control VBGAPTS temperature sensor and thermal comparator shutdown register | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | BGAP_TMPSOFF_GPU | BGAP_EOCZ_GPU | BGAP_DTEMP_GPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:12 | RESERVED | Reserved | R | 0x0 |
11 | BGAP_TMPSOFF_GPU | This bit indicates the temperature sensor state. | R | 0x1 |
10 | BGAP_EOCZ_GPU | ADC End of Conversion. Active low, when BGAP_DTEMP_GPU is valid. | R | 0x0 |
9:0 | BGAP_DTEMP_GPU | Temperature data from the ADC. Valid if EOCZ is low. | R | 0x0 |
Address Offset | 0x0000 0334 | ||||
Physical Address | 0x4A00 2334 | Instance | CTRL_MODULE_CORE | ||
Description | Control VBGAPTS temperature sensor and thermal comparator shutdown register | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | BGAP_TMPSOFF_CORE | BGAP_EOCZ_CORE | BGAP_DTEMP_CORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:12 | RESERVED | Reserved | R | 0x0 |
11 | BGAP_TMPSOFF_CORE | This bit indicates the temperature sensor state. | R | 0x1 |
10 | BGAP_EOCZ_CORE | ADC End of Conversion. Active low, when BGAP_DTEMP_CORE is valid. | R | 0x0 |
9:0 | BGAP_DTEMP_CORE | Temperature data from the ADC. Valid if EOCZ is low. | R | 0x0 |
Address Offset | 0x0000 0358 | ||||
Physical Address | 0x4A00 2358 | Instance | CTRL_MODULE_CORE | ||
Description | Cortex M4 register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CORTEX_M4_MMUADDRTRANSLTR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:20 | RESERVED | Reserved | R | 0x0 |
19:0 | CORTEX_M4_MMUADDRTRANSLTR | Used to save the IPU AMMU translated/boot address | RW | 0x0 |
Address Offset | 0x0000 035C | ||||
Physical Address | 0x4A00 235C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CORTEX_M4_MMUADDRLOGICTR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:20 | RESERVED | Reserved | R | 0x0 |
19:0 | CORTEX_M4_MMUADDRLOGICTR | Used to save the IPU AMMU logical source address | RW | 0x0 |
Address Offset | 0x0000 0360 | ||||
Physical Address | 0x4A00 2360 | Instance | CTRL_MODULE_CORE | ||
Description | HW observability control. This register enables or disables HW observability outputs (to save power primarily) | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | HWOBS_CLKDIV_SEL_2 | HWOBS_CLKDIV_SEL_1 | RESERVED | HWOBS_CLKDIV_SEL | HWOBS_ALL_ZERO_MODE | HWOBS_ALL_ONE_MODE | HWOBS_MACRO_ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | Reserved | R | 0x0 |
18:14 | HWOBS_CLKDIV_SEL_2 | Clock divider selection on po_hwobs(2). 0x1 = output is not divided 0x2 = output is divided by 2 0x4 = output is divided by 4 0x8 = output is divided by 8 0x10 = output is divided by 16 | RW | 0x0 |
13:9 | HWOBS_CLKDIV_SEL_1 | Clock divider selection on po_hwobs(1). 0x1 = output is not divided 0x2 = output is divided by 2 0x4 = output is divided by 4 0x8 = output is divided by 8 0x10 = output is divided by 16 | RW | 0x0 |
8 | RESERVED | Reserved | R | 0x0 |
7:3 | HWOBS_CLKDIV_SEL | Clock divider selection on po_hwobs(0). 0x1 = output is not divided 0x2 = output is divided by 2 0x4 = output is divided by 4 0x8 = output is divided by 8 0x10 = output is divided by 16 | RW | 0x0 |
2 | HWOBS_ALL_ZERO_MODE | Used to gate observable signals. When set all outputs are set to zero (can be used to check the path from HW observability to external pads). 0x0 = hw observability ports are not gated 0x1 = hw observability ports are all set to 0 | RW | 0x0 |
1 | HWOBS_ALL_ONE_MODE | Used to gate observable signals. When set all outputs are set to one (can be used to check the path from HW observability to external pads). 0x0 = hw observability ports are not gated 0x1 = hw observability ports are all set to 1 | RW | 0x0 |
0 | HWOBS_MACRO_ENABLE | Used to gate observable signals coming from macros using the 32:bit HWOBS bus definition. When deasserted all outputs of the HWOBS busdef are set to zero. 0x0 = hw observability ports from macros are gated and set to zero 0x1 = hw observability ports from macros are not gated | RW | 0x0 |
Address Offset | 0x0000 0370 | ||||
Physical Address | 0x4A00 2370 | Instance | CTRL_MODULE_CORE | ||
Description | phy_power_usb | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
USB_PWRCTL_CLK_FREQ | USB_PWRCTL_CLK_CMD | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | USB_PWRCTL_CLK_FREQ | Frequency of SYSCLK1 in MHz (rounded). For example, for 20MHz, program 0x14. | RW | 0x0 |
21:14 | USB_PWRCTL_CLK_CMD | Powers up/down the USB3_PHY_TX and USB3_PHY_RX modules. This bit field is also used for partially power down these TX and RX modules. Each bit has the following meaning: Bit[14] - 0x1: Powers-up the USB3_PHY_RX Bit[15] - 0x1: Powers-up the USB3_PHY_TX Bit[16] - A don’t care bit. Not used. Bit[17] - A don’t care bit. Not used. Bit[18] - 0x1: Disables the synchronized power-up of USB3_PHY_TX with USB3_PHY_RX. The TX power-up is independent of the RX power-up. Bit[19] - 0x1: Disables the automatic power-cycling of USB3_PHY_RX in P3 power state when PLL_CLK stops and starts. Bit[20] - 0x1: Partially powers-down the USB3_PHY_RX when it is in P3 power state. DCC, Phase interpolator, Equalizer are disabled. Bit[21] - A don’t care bit. Not used. | RW | 0x0 |
13:0 | RESERVED | Reserved | R | 0x0 |
Address Offset | 0x0000 0374 | ||||
Physical Address | 0x4A00 2374 | Instance | CTRL_MODULE_CORE | ||
Description | phy_power_sata | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SATA_PWRCTL_CLK_FREQ | SATA_PWRCTL_CLK_CMD | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | SATA_PWRCTL_CLK_FREQ | Frequency of SYSCLK1 in MHz (rounded). For example, for 20MHz, program 0x14. | RW | 0x0 |
21:14 | SATA_PWRCTL_CLK_CMD | Powers up/down the SATA_PHY_TX and SATA_PHY_RX modules. 0x0: Powers down SATA_PHY_TX and SATA_PHY_RX 0x1: Powers up SATA_PHY_RX 0x2: Powers up SATA_PHY_TX 0x3: Powers up SATA_PHY_TX and SATA_PHY_RX 0x4-0xFF: Reserved | RW | 0x0 |
13:0 | RESERVED | Reserved | R | 0x0 |
Address Offset | 0x0000 0380 | ||||
Physical Address | 0x4A00 2380 | Instance | CTRL_MODULE_CORE | ||
Description | bgap_mask | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SIDLEMODE | COUNTER_DELAY | RESERVED | FREEZE_CORE | FREEZE_GPU | FREEZE_MPU | CLEAR_CORE | CLEAR_GPU | CLEAR_MPU | RESERVED | MASK_HOT_CORE | MASK_COLD_CORE | MASK_HOT_GPU | MASK_COLD_GPU | MASK_HOT_MPU | MASK_COLD_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:30 | SIDLEMODE | sidlemode for bandgap 0x0 = No Idle 0x1 = Force Idle 0x2 = Smart Idle 0x3 = Reserved | RW | 0x0 |
29:27 | COUNTER_DELAY | Counter delay 0x0 = Imediat 0x1 = Delay of 1ms 0x2 = Delay of 10ms 0x3 = Delay of 100ms 0x4 = Delay of 250ms 0x5 = Delay of 500ms | RW | 0x0 |
26:24 | RESERVED | R | 0x0 | |
23 | FREEZE_CORE | Freeze the FIFO CORE 0x0 = No operation 0x1 = Freeze the FIFO | RW | 0x0 |
22 | FREEZE_GPU | Freeze the FIFO GPU 0x0 = No operation 0x1 = Freeze the FIFO | RW | 0x0 |
21 | FREEZE_MPU | Freeze the FIFO MPU 0x0 = No operation 0x1 = Freeze the FIFO | RW | 0x0 |
20 | CLEAR_CORE | Reset the FIFO CORE 0x0 = No operation 0x1 = Reset the FIFO | RW | 0x0 |
19 | CLEAR_GPU | Reset the FIFO GPU 0x0 = No operation 0x1 = Reset the FIFO | RW | 0x0 |
18 | CLEAR_MPU | Reset the FIFO MPU 0x0 = No operation 0x1 = Reset the FIFO | RW | 0x0 |
17:6 | RESERVED | R | 0x0 | |
5 | MASK_HOT_CORE | Mask for hot event CORE 0x0 = hot event is masked 0x1 = hot event is not masked | RW | 0x0 |
4 | MASK_COLD_CORE | Mask for cold event CORE 0x0 = cold event is masked 0x1 = cold event is not masked | RW | 0x0 |
3 | MASK_HOT_GPU | Mask for hot event GPU 0x0 = hot event is masked 0x1 = hot event is not masked | RW | 0x0 |
2 | MASK_COLD_GPU | Mask for cold event GPU 0x0 = cold event is masked 0x1 = cold event is not masked | RW | 0x0 |
1 | MASK_HOT_MPU | Mask for hot event MPU 0x0 = hot event is masked 0x1 = hot event is not masked | RW | 0x0 |
0 | MASK_COLD_MPU | Mask for cold event MPU 0x0 = cold event is masked 0x1 = cold event is not masked | RW | 0x0 |
Address Offset | 0x0000 0384 | ||||
Physical Address | 0x4A00 2384 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP THRESHOLD MPU | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | THOLD_HOT_MPU | RESERVED | THOLD_COLD_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:16 | THOLD_HOT_MPU | Value for the high temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | THOLD_COLD_MPU | Value for the low temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
Address Offset | 0x0000 0388 | ||||
Physical Address | 0x4A00 2388 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP THRESHOLD MM | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | THOLD_HOT_GPU | RESERVED | THOLD_COLD_GPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:16 | THOLD_HOT_GPU | Value for the high temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | THOLD_COLD_GPU | Value for the low temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
Address Offset | 0x0000 038C | ||||
Physical Address | 0x4A00 238C | Instance | CTRL_MODULE_CORE | ||
Description | BGAP THRESHOLD CORE | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | THOLD_HOT_CORE | RESERVED | THOLD_COLD_CORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:16 | THOLD_HOT_CORE | Value for the high temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | THOLD_COLD_CORE | Value for the low temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
Address Offset | 0x0000 0390 | ||||
Physical Address | 0x4A00 2390 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP TSHUT THRESHOLD MPU | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSHUT_MUXCTRL_MPU | RESERVED | TSHUT_HOT_MPU | RESERVED | TSHUT_COLD_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | TSHUT_MUXCTRL_MPU | Writing a ‘1’ to this field allows SW to override the TSHUT_HOT and TSHUT_COLD values that are set by default in efuse | RW | 0x0 |
30:26 | RESERVED | R | 0x0 | |
25:16 | TSHUT_HOT_MPU | Controls the TSHUT_HOT reset threshold, which protects the device from thermal runaway and potential device damage. The register defaults to 123°C. Software override of this register value is not recommended, and should only be done with extreme caution as damage to the device can occur above the default setting. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | TSHUT_COLD_MPU | Controls the TSHUT_COLD reset threshold, which is the limit where the TSHUT comparator releases the device from reset after cooling from a TSHUT condition. The register defaults to 105°C. Software override of this register value is not recommended, and should only be done with extreme caution. | RW | 0x0 |
Address Offset | 0x0000 0394 | ||||
Physical Address | 0x4A00 2394 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP TSHUT THRESHOLD GPU | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSHUT_MUXCTRL_GPU | RESERVED | TSHUT_HOT_GPU | RESERVED | TSHUT_COLD_GPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | TSHUT_MUXCTRL_GPU | Writing a ‘1’ to this field allows SW to override the TSHUT_HOT and TSHUT_COLD values that are set by default in efuse. | RW | 0x0 |
30:26 | RESERVED | R | 0x0 | |
25:16 | TSHUT_HOT_GPU | Controls the TSHUT_HOT reset threshold, which protects the device from thermal runaway and potential device damage. The register defaults to 123°C. Software override of this register value is not recommended, and should only be done with extreme caution as damage to the device can occur above the default setting | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | TSHUT_COLD_GPU | Controls the TSHUT_COLD reset threshold, which is the limit where the TSHUT comparator releases the device from reset after cooling from a TSHUT condition. The register defaults to 105°C. Software override of this register value is not recommended, and should only be done with extreme caution. | RW | 0x0 |
Address Offset | 0x0000 0398 | ||||
Physical Address | 0x4A00 2398 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP TSHUT THRESHOLD CORE | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSHUT_MUXCTRL_CORE | RESERVED | TSHUT_HOT_CORE | RESERVED | TSHUT_COLD_CORE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | TSHUT_MUXCTRL_CORE | Writing a ‘1’ to this field allows SW to override the TSHUT_HOT and TSHUT_COLD values that are set by default in efuse. | RW | 0x0 |
30:26 | RESERVED | R | 0x0 | |
25:16 | TSHUT_HOT_CORE | Controls the TSHUT_HOT reset threshold, which protects the device from thermal runaway and potential device damage. The register defaults to 123°C. Software override of this register value is not recommended, and should only be done with extreme caution as damage to the device can occur above the default setting. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | TSHUT_COLD_CORE | Controls the TSHUT_COLD reset threshold, which is the limit where the TSHUT comparator releases the device from reset after cooling from a TSHUT condition. The register defaults to 105°C. Software override of this register value is not recommended, and should only be done with extreme caution. | RW | 0x0 |
Address Offset | 0x0000 03A8 | ||||
Physical Address | 0x4A00 23A8 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP STATUS | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ALERT | RESERVED | HOT_CORE | COLD_CORE | HOT_GPU | COLD_GPU | HOT_MPU | COLD_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | ALERT | Alert temperature when '1' | R | 0x0 |
30:6 | RESERVED | R | 0x0 | |
5 | HOT_CORE | Event for hot temperature mpu bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
4 | COLD_CORE | Event for cold temperature mpu bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
3 | HOT_GPU | Event for hot temperature gpu bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
2 | COLD_GPU | Event for cold temperature gpu bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
1 | HOT_MPU | Event for hot temperature core bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
0 | COLD_MPU | Event for cold temperature core bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
Address Offset | 0x0000 03AC | ||||
Physical Address | 0x4A00 23AC | Instance | CTRL_MODULE_CORE | ||
Description | SATA EXTENDED MODE | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SATA_EXTENDED_MODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | SATA_EXTENDED_MODE | sata extended mode 0x0 = no extended mode 0x1 = extended mode | RW | 0x0 |
Address Offset | 0x0000 03C0 | ||||
Physical Address | 0x4A00 23C0 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE MPU DOMAIN. Most recent sample | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_MPU_0 | DTEMP_TEMPERATURE_MPU_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_MPU_0 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_MPU_0 | temperature | R | 0x0 |
Address Offset | 0x0000 03C4 | ||||
Physical Address | 0x4A00 23C4 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE MPU DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_MPU_1 | DTEMP_TEMPERATURE_MPU_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_MPU_1 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_MPU_1 | temperature | R | 0x0 |
Address Offset | 0x0000 03C8 | ||||
Physical Address | 0x4A00 23C8 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE MPU DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_MPU_2 | DTEMP_TEMPERATURE_MPU_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_MPU_2 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_MPU_2 | temperature | R | 0x0 |
Address Offset | 0x0000 03CC | ||||
Physical Address | 0x4A00 23CC | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE MPU DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_MPU_3 | DTEMP_TEMPERATURE_MPU_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_MPU_3 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_MPU_3 | temperature | R | 0x0 |
Address Offset | 0x0000 03D0 | ||||
Physical Address | 0x4A00 23D0 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE MPU DOMAIN. Oldest sample | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_MPU_4 | DTEMP_TEMPERATURE_MPU_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_MPU_4 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_MPU_4 | temperature | R | 0x0 |
Address Offset | 0x0000 03D4 | ||||
Physical Address | 0x4A00 23D4 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE GPU DOMAIN. Most recent sample. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_GPU_0 | DTEMP_TEMPERATURE_GPU_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_GPU_0 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_GPU_0 | temperature | R | 0x0 |
Address Offset | 0x0000 03D8 | ||||
Physical Address | 0x4A00 23D8 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE GPU DOMAIN. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_GPU_1 | DTEMP_TEMPERATURE_GPU_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_GPU_1 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_GPU_1 | temperature | R | 0x0 |
Address Offset | 0x0000 03DC | ||||
Physical Address | 0x4A00 23DC | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE GPU DOMAIN. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_GPU_2 | DTEMP_TEMPERATURE_GPU_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_GPU_2 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_GPU_2 | temperature | R | 0x0 |
Address Offset | 0x0000 03E0 | ||||
Physical Address | 0x4A00 23E0 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE GPU DOMAIN. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_GPU_3 | DTEMP_TEMPERATURE_GPU_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_GPU_3 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_GPU_3 | temperature | R | 0x0 |
Address Offset | 0x0000 03E4 | ||||
Physical Address | 0x4A00 23E4 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE GPU DOMAIN. Oldest sample. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_GPU_4 | DTEMP_TEMPERATURE_GPU_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_GPU_4 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_GPU_4 | temperature | R | 0x0 |
Address Offset | 0x0000 03E8 | ||||
Physical Address | 0x4A00 23E8 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE CORE DOMAIN. Most recent sample. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_CORE_0 | DTEMP_TEMPERATURE_CORE_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_CORE_0 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_CORE_0 | temperature | R | 0x0 |
Address Offset | 0x0000 03EC | ||||
Physical Address | 0x4A00 23EC | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE CORE DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_CORE_1 | DTEMP_TEMPERATURE_CORE_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_CORE_1 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_CORE_1 | temperature | R | 0x0 |
Address Offset | 0x0000 03F0 | ||||
Physical Address | 0x4A00 23F0 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE CORE DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_CORE_2 | DTEMP_TEMPERATURE_CORE_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_CORE_2 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_CORE_2 | temperature | R | 0x0 |
Address Offset | 0x0000 03F4 | ||||
Physical Address | 0x4A00 23F4 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE CORE DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_CORE_3 | DTEMP_TEMPERATURE_CORE_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_CORE_3 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_CORE_3 | temperature | R | 0x0 |
Address Offset | 0x0000 03F8 | ||||
Physical Address | 0x4A00 23F8 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE CORE DOMAIN. Oldest sample. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_CORE_4 | DTEMP_TEMPERATURE_CORE_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_CORE_4 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_CORE_4 | temperature | R | 0x0 |
Address Offset | 0x0000 03FC | ||||
Physical Address | 0x4A00 23FC | Instance | CTRL_MODULE_CORE | ||
Description | OCP Spare Register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SATA_PLL_SOFT_RESET | RESERVED | ISOLATE | EMIF2_CKE_GATING_CTRL | EMIF1_CKE_GATING_CTRL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18 | SATA_PLL_SOFT_RESET | Software reset control for SATA PLL | RW | 0x0 |
17:3 | RESERVED | R | 0x0 | |
2 | ISOLATE | This bit is used during the isolation/de-isolation sequence described in Isolation Requirements. | RW | 0x0 |
1 | EMIF2_CKE_GATING_CTRL | Forces the EMIF2 CKE pad to tri-state. 0x0: The CKE pad is not in tri-state and can be controlled by EMIF2 0x1: The CKE pad is in tri-state | RW | 0x0 |
0 | EMIF1_CKE_GATING_CTRL | Forces the EMIF1 CKE pad to tri-state. 0x0: The CKE pad is not in tri-state and can be controlled by EMIF1 0x1: The CKE pad is in tri-state | RW | 0x0 |
Address Offset | 0x0000 0414 | ||||
Physical Address | 0x4A00 2414 | Instance | CTRL_MODULE_CORE | ||
Description | Firewall Error Status functional Register 2 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TC1_EDMA_FW_ERROR | RESERVED | QSPI_FW_ERROR | RESERVED | TPCC_EDMA_FW_ERROR | TC0_EDMA_FW_ERROR | RESERVED | MCASP3_FW_ERROR | MCASP2_FW_ERROR | MCASP1_FW_ERROR | VCP2_FW_ERROR | VCP1_FW_ERROR | PCIESS2_FW_ERROR | PCIESS1_FW_ERROR | IPU2_FW_ERROR | L4_PERIPH3_FW_ERROR | L4_PERIPH2_FW_ERROR | L3RAM3_FW_ERROR | L3RAM2_FW_ERROR | DSP2_FW_ERROR | DSP1_FW_ERROR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | TC1_EDMA_FW_ERROR | EDMA TC1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
25:23 | RESERVED | R | 0x0 | |
22 | QSPI_FW_ERROR | QSPI firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
21:18 | RESERVED | R | ||
17 | TPCC_EDMA_FW_ERROR | EDMA TPCC firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
16 | TC0_EDMA_FW_ERROR | EDMA TC0 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
15:14 | RESERVED | R | ||
13 | MCASP3_FW_ERROR | McASP3 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
12 | MCASP2_FW_ERROR | McASP2 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
11 | MCASP1_FW_ERROR | McASP1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
10 | VCP2_FW_ERROR | VCP2 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
9 | VCP1_FW_ERROR | VCP1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
8 | PCIESS2_FW_ERROR | PCIeSS2 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
7 | PCIESS1_FW_ERROR | PCIeSS1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
6 | IPU2_FW_ERROR | IPU2 firewall. 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
5 | L4_PERIPH3_FW_ERROR | L4 periph3 init firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
4 | L4_PERIPH2_FW_ERROR | L4 periph2 init firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
3 | L3RAM3_FW_ERROR | L3RAM3 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
2 | L3RAM2_FW_ERROR | L3RAM2 target firewall. 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
1 | DSP2_FW_ERROR | DSP2 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
0 | DSP1_FW_ERROR | DSP1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
Address Offset | 0x0000 041C | ||||
Physical Address | 0x4A00 241C | Instance | CTRL_MODULE_CORE | ||
Description | Firewall Error Status debug Register 2 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TC1_EDMA_DBGFW_ERROR | RESERVED | QSPI_DBGFW_ERROR | RESERVED | TPCC_EDMA_DBGFW_ERROR | TC0_EDMA_DBGFW_ERROR | RESERVED | MCASP3_DBGFW_ERROR | MCASP2_DBGFW_ERROR | MCASP1_DBGFW_ERROR | VCP2_DBGFW_ERROR | VCP1_DBGFW_ERROR | PCIESS2_DBGFW_ERROR | PCIESS1_DBGFW_ERROR | IPU2_DBGFW_ERROR | L4_PERIPH3_DBGFW_ERROR | L4_PERIPH2_DBGFW_ERROR | L3RAM3_DBGFW_ERROR | L3RAM2_DBGFW_ERROR | DSP2_DBGFW_ERROR | DSP1_DBGFW_ERROR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | TC1_EDMA_DBGFW_ERROR | EDMA TC1 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
25:23 | RESERVED | R | 0x0 | |
22 | QSPI_DBGFW_ERROR | QSPI debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
21:18 | RESERVED | R | 0x0 | |
17 | TPCC_EDMA_DBGFW_ERROR | EDMA TPCC debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
16 | TC0_EDMA_DBGFW_ERROR | EDMA TC0 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
15:14 | RESERVED | R | 0x0 | |
13 | MCASP3_DBGFW_ERROR | McASP3 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
12 | MCASP2_DBGFW_ERROR | McASP2 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
11 | MCASP1_DBGFW_ERROR | McASP1 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
10 | VCP2_DBGFW_ERROR | VCP2 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
9 | VCP1_DBGFW_ERROR | VCP1 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
8 | PCIESS2_DBGFW_ERROR | PCIeSS2 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
7 | PCIESS1_DBGFW_ERROR | PCIeSS1 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
6 | IPU2_DBGFW_ERROR | IPU2 debug firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
5 | L4_PERIPH3_DBGFW_ERROR | L4 periph3 init firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
4 | L4_PERIPH2_DBGFW_ERROR | L4 periph2 init firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
3 | L3RAM3_DBGFW_ERROR | L3RAM3 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
2 | L3RAM2_DBGFW_ERROR | L3RAM2 target debug firewall. 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
1 | DSP2_DBGFW_ERROR | DSP2 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
0 | DSP1_DBGFW_ERROR | DSP1 firewall 0x0 = No error from firewall 0x1 = Error from firewall | RW W1toClr | 0x0 |
Address Offset | 0x0000 0420 | ||||
Physical Address | 0x4A00 2420 | Instance | CTRL_MODULE_CORE | ||
Description | Register for priority settings for EMIF arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_EMIF_PRIORITY | RESERVED | DSP1_MDMA_EMIF_PRIORITY | RESERVED | DSP1_CFG_EMIF_PRIORITY | RESERVED | DSP1_EDMA_EMIF_PRIORITY | RESERVED | DSP2_EDMA_EMIF_PRIORITY | RESERVED | DSP2_CFG_EMIF_PRIORITY |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RESERVED | R | 0x0 | |
30:28 | MPU_EMIF_PRIORITY | MPU priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
27:19 | RESERVED | R | 0x88 | |
18:16 | DSP1_MDMA_EMIF_PRIORITY | DSP1 MDMA priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
15 | RESERVED | R | 0x0 | |
14:12 | DSP1_CFG_EMIF_PRIORITY | DSP1 CFG priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
11 | RESERVED | R | 0x0 | |
10:8 | DSP1_EDMA_EMIF_PRIORITY | DSP1 EDMA priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
7 | RESERVED | R | 0x0 | |
6:4 | DSP2_EDMA_EMIF_PRIORITY | DSP2 EDMA priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
3 | RESERVED | R | 0x0 | |
2:0 | DSP2_CFG_EMIF_PRIORITY | DSP2 CFG priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
Address Offset | 0x0000 0424 | ||||
Physical Address | 0x4A00 2424 | Instance | CTRL_MODULE_CORE | ||
Description | Register for priority settings for EMIF arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_MDMA_EMIF_PRIORITY | RESERVED | IVA_ICONT1_EMIF_PRIORITY | RESERVED | EVE1_TC0_EMIF_PRIORITY | RESERVED | EVE2_TC0_EMIF_PRIORITY | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RESERVED | R | 0x0 | |
30:28 | DSP2_MDMA_EMIF_PRIORITY | DSP2 MDMA priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
27 | RESERVED | R | 0x0 | |
26:24 | IVA_ICONT1_EMIF_PRIORITY | IVA ICONT1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
23:19 | RESERVED | R | 0x0 | |
18:16 | EVE1_TC0_EMIF_PRIORITY | EVE1 TC0 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
15 | RESERVED | R | 0x0 | |
14:12 | EVE2_TC0_EMIF_PRIORITY | EVE2 TC0 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
11:0 | RESERVED | R | 0x444 |
Address Offset | 0x0000 0428 | ||||
Physical Address | 0x4A00 2428 | Instance | CTRL_MODULE_CORE | ||
Description | Register for priority settings for EMIF arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_EMIF_PRIORITY | RESERVED | IPU2_EMIF_PRIORITY | RESERVED | DMA_SYSTEM_EMIF_PRIORITY | RESERVED | EDMA_TC0_EMIF_PRIORITY |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x888 | |
18:16 | IPU1_EMIF_PRIORITY | IPU1 priority setting 0x0 = highest prioroty 0x7 = lowest priority | RW | 0x4 |
15 | RESERVED | R | 0x0 | |
14:12 | IPU2_EMIF_PRIORITY | IPU2 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
11 | RESERVED | R | 0x0 | |
10:8 | DMA_SYSTEM_EMIF_PRIORITY | DMA SYSTEM priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
7:3 | RESERVED | R | 0x8 | |
2:0 | EDMA_TC0_EMIF_PRIORITY | EDMA TC0 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
Address Offset | 0x0000 042C | ||||
Physical Address | 0x4A00 242C | Instance | CTRL_MODULE_CORE | ||
Description | Register for priority settings for EMIF arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EDMA_TC1_EMIF_PRIORITY | RESERVED | DSS_EMIF_PRIORITY | RESERVED | MLB_MMU1_EMIF_PRIORITY | RESERVED | PCIESS1_EMIF_PRIORITY | RESERVED | PCIESS2_EMIF_PRIORITY | RESERVED | VIP1_P1_P2_EMIF_PRIORITY | RESERVED | VIP2_P1_P2_EMIF_PRIORITY | RESERVED | VIP3_P1_P2_EMIF_PRIORITY |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RESERVED | R | 0x0 | |
30:28 | EDMA_TC1_EMIF_PRIORITY | EDMA TC1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
27 | RESERVED | R | 0x0 | |
26:24 | DSS_EMIF_PRIORITY | DSS priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
23 | RESERVED | R | 0x0 | |
22:20 | MLB_MMU1_EMIF_PRIORITY | MLB, MMU1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
19 | RESERVED | R | 0x0 | |
18:16 | PCIESS1_EMIF_PRIORITY | PCIeSS1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
15 | RESERVED | R | 0x0 | |
14:12 | PCIESS2_EMIF_PRIORITY | PCIeSS2 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
11 | RESERVED | R | 0x0 | |
10:8 | VIP1_P1_P2_EMIF_PRIORITY | VIP1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
7 | RESERVED | R | 0x0 | |
6:4 | VIP2_P1_P2_EMIF_PRIORITY | VIP2 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
3 | RESERVED | R | 0x0 | |
2:0 | VIP3_P1_P2_EMIF_PRIORITY | VIP3 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
Address Offset | 0x0000 0430 | ||||
Physical Address | 0x4A00 2430 | Instance | CTRL_MODULE_CORE | ||
Description | Register for priority settings for EMIF arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VPE_P1_P2_EMIF_PRIORITY | RESERVED | MMC1_GPU_P1_EMIF_PRIORITY | RESERVED | MMC2_GPU_P2_EMIF_PRIORITY | RESERVED | BB2D_P1_P2_EMIF_PRIORITY | RESERVED | GMAC_SW_EMIF_PRIORITY | RESERVED | USB1_EMIF_PRIORITY | RESERVED | USB2_EMIF_PRIORITY | RESERVED | USB3_EMIF_PRIORITY |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RESERVED | R | 0x0 | |
30:28 | VPE_P1_P2_EMIF_PRIORITY | VPE priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
27 | RESERVED | R | 0x0 | |
26:24 | MMC1_GPU_P1_EMIF_PRIORITY | MMC1, GPU P1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
23 | RESERVED | R | 0x0 | |
22:20 | MMC2_GPU_P2_EMIF_PRIORITY | MMC2, GPU P2 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
19 | RESERVED | R | 0x0 | |
18:16 | BB2D_P1_P2_EMIF_PRIORITY | BB2D priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
15 | RESERVED | R | 0x0 | |
14:12 | GMAC_SW_EMIF_PRIORITY | GMAC_SW priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
11 | RESERVED | R | 0x0 | |
10:8 | USB1_EMIF_PRIORITY | USB1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
7 | RESERVED | R | 0x0 | |
6:4 | USB2_EMIF_PRIORITY | USB2 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
3 | RESERVED | R | 0x0 | |
2:0 | USB3_EMIF_PRIORITY | USB3 priority setting 0x0 = highest priority 0x7 = lowest priorty | RW | 0x4 |
Address Offset | 0x0000 0434 | ||||
Physical Address | 0x4A00 2434 | Instance | CTRL_MODULE_CORE | ||
Description | Register for priority settings for EMIF arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | USB4_EMIF_PRIORITY | RESERVED | SATA_EMIF_PRIORITY | RESERVED | EVE1_TC1_EMIF_PRIORITY | RESERVED | EVE2_TC1_EMIF_PRIORITY | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RESERVED | R | 0x0 | |
30:28 | USB4_EMIF_PRIORITY | USB4 priority setting 0x0 = highest priority 0x7 = lowest prority | RW | 0x4 |
27:15 | RESERVED | R | 0x888 | |
14:12 | SATA_EMIF_PRIORITY | SATA priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
11 | RESERVED | R | 0x0 | |
10:8 | EVE1_TC1_EMIF_PRIORITY | EVE1 TC1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
7 | RESERVED | R | 0x0 | |
6:4 | EVE2_TC1_EMIF_PRIORITY | EVE2 TC1 priority setting 0x0 = highest priority 0x7 = lowest priority | RW | 0x4 |
3:0 | RESERVED | R | 0x4 |
Address Offset | 0x0000 043C | ||||
Physical Address | 0x4A00 243C | Instance | CTRL_MODULE_CORE | ||
Description | Register for pressure settings for L3 arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_L3_PRESSURE | RESERVED | DSP1_CFG_L3_PRESSURE | RESERVED | DSP2_CFG_L3_PRESSURE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:28 | RESERVED | R | 0x0 | |
27:26 | MPU_L3_PRESSURE | MPU pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
25:19 | RESERVED | R | 0x0 | |
18:17 | DSP1_CFG_L3_PRESSURE | DSP1 CFG pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
16:11 | RESERVED | R | 0x0 | |
10:9 | DSP2_CFG_L3_PRESSURE | DSP2 CFG pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
8:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0440 | ||||
Physical Address | 0x4A00 2440 | Instance | CTRL_MODULE_CORE | ||
Description | Register for pressure settings for L3 arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_L3_PRESSURE | RESERVED | IPU2_L3_PRESSURE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:14 | RESERVED | R | 0x0 | |
13:12 | IPU1_L3_PRESSURE | IPU1 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
11 | RESERVED | R | 0x0 | |
10:9 | IPU2_L3_PRESSURE | IPU2 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
8:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0448 | ||||
Physical Address | 0x4A00 2448 | Instance | CTRL_MODULE_CORE | ||
Description | Register for pressure settings for L3 arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPU_P1_L3_PRESSURE | RESERVED | GPU_P2_L3_PRESSURE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | Reserved | R | 0x0 |
24:23 | GPU_P1_L3_PRESSURE | GPU P1 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
22 | RESERVED | R | 0x0 | |
21:20 | GPU_P2_L3_PRESSURE | GPU P2 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
19:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 044C | ||||
Physical Address | 0x4A00 244C | Instance | CTRL_MODULE_CORE | ||
Description | Register for pressure settings for L3 arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SATA_L3_PRESSURE | RESERVED | MMC1_L3_PRESSURE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:5 | RESERVED | R | 0x0 | |
4:3 | SATA_L3_PRESSURE | SATA pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
2 | RESERVED | R | 0x0 | |
1:0 | MMC1_L3_PRESSURE | MMC1 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
Address Offset | 0x0000 0450 | ||||
Physical Address | 0x4A00 2450 | Instance | CTRL_MODULE_CORE | ||
Description | Register for pressure settings for L3 arbitration | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC2_L3_PRESSURE | USB1_L3_PRESSURE | RESERVED | USB2_L3_PRESSURE | RESERVED | USB3_L3_PRESSURE | RESERVED | USB4_L3_PRESSURE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18:17 | MMC2_L3_PRESSURE | MMC2 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
16:15 | USB1_L3_PRESSURE | USB1 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
14 | RESERVED | R | 0x0 | |
13:12 | USB2_L3_PRESSURE | USB2 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
11 | RESERVED | R | 0x0 | |
10:9 | USB3_L3_PRESSURE | USB3 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
8 | RESERVED | R | 0x0 | |
7:6 | USB4_L3_PRESSURE | USB4 pressure setting 0x0 = lowest 0x3 = highest | RW | 0x0 |
5:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0458 | ||||
Physical Address | 0x4A00 2458 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_iva [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_0 | R | 0x0 |
Address Offset | 0x0000 045C | ||||
Physical Address | 0x4A00 245C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_iva [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_1 | R | 0x0 |
Address Offset | 0x0000 0460 | ||||
Physical Address | 0x4A00 2460 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_iva [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_2 | R | 0x0 |
Address Offset | 0x0000 0464 | ||||
Physical Address | 0x4A00 2464 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_iva [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_3 | R | 0x0 |
Address Offset | 0x0000 0468 | ||||
Physical Address | 0x4A00 2468 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_iva [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_4 | R | 0x0 |
Address Offset | 0x0000 046C | ||||
Physical Address | 0x4A00 246C | Instance | CTRL_MODULE_CORE | ||
Description | DSPEVE Voltage Body Bias LDO Control register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOVBBDSPEVE_FBB_MUX_CTRL | LDOVBBDSPEVE_FBB_VSET_IN | LDOVBBDSPEVE_FBB_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:11 | RESERVED | R | 0x0 | |
10 | LDOVBBDSPEVE_FBB_MUX_CTRL | Override control of EFUSE Forward Body Bias voltage value 0x0 = efuse value is used 0x1 = override value is used | RW | 0x0 |
9:5 | LDOVBBDSPEVE_FBB_VSET_IN | EFUSE Forward Body Bias voltage value | R | 0x0 |
4:0 | LDOVBBDSPEVE_FBB_VSET_OUT | Override value for Forward Body Bias voltage. If ABB is used, depending on the OPP this bit field should be loaded with a value read from one of the CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_x[24:20] VSETABB bit fields. This value applies if LDOVBBDSPEVE_FBB_MUX_CTRL is set to 0x1. | RW | 0x0 |
Address Offset | 0x0000 0470 | ||||
Physical Address | 0x4A00 2470 | Instance | CTRL_MODULE_CORE | ||
Description | IVA Voltage Body Bias LDO Control register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOVBBIVA_FBB_MUX_CTRL | LDOVBBIVA_FBB_VSET_IN | LDOVBBIVA_FBB_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:11 | RESERVED | R | 0x0 | |
10 | LDOVBBIVA_FBB_MUX_CTRL | Override control of EFUSE Forward Body Bias voltage value 0x0 = efuse value is used 0x1 = override value is used | RW | 0x0 |
9:5 | LDOVBBIVA_FBB_VSET_IN | EFUSE Forward Body Bias voltage value | R | 0x0 |
4:0 | LDOVBBIVA_FBB_VSET_OUT | Override value for Forward Body Bias voltage. If ABB is used, depending on the OPP this bit field should be loaded with a value read from one of the CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_x[24:20] VSETABB bit fields. This value applies if LDOVBBIVA_FBB_MUX_CTRL is set to 0x1. | RW | 0x0 |
Address Offset | 0x0000 04E8 | ||
Physical Address | 0x4A00 24E8 | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. UID [031:000] (16 bits upper Redundant field) [FIELD OVERFLOW]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_UID_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_UID_0 | R | 0x0 |
Address Offset | 0x0000 04EC | ||
Physical Address | 0x4A00 24EC | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. UID [063:032] (16 bits upper Redundant field) [FIELD F]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_UID_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_UID_1 | R | 0x0 |
Address Offset | 0x0000 04F0 | ||
Physical Address | 0x4A00 24F0 | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. UID [095:064] (16 bits upper Redundant field) [FIELD E]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_UID_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_UID_2 | R | 0x0 |
Address Offset | 0x0000 04F4 | ||
Physical Address | 0x4A00 24F4 | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. UID [127:096] (16 bits upper Redundant field) [FIELD D]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_UID_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_UID_3 | R | 0x0 |
Address Offset | 0x0000 04F8 | ||
Physical Address | 0x4A00 24F8 | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. UID [159:127] (16 bits upper Redundant field) [FIELD C]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_UID_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_UID_4 | R | 0x0 |
Address Offset | 0x0000 04FC | ||
Physical Address | 0x4A00 24FC | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. UID [191:160] (16 bits upper Redundant field) [FIELD B]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_UID_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_UID_5 | R | 0x0 |
Address Offset | 0x0000 0500 | ||
Physical Address | 0x4A00 2500 | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. UID [223:192] (16 bits upper Redundant field) [FIELD A]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_UID_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_UID_6 | R | 0x0 |
Address Offset | 0x0000 0508 | ||
Physical Address | 0x4A00 2508 | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. PCIe ID [031:000] (16 bits upper Redundant field) [FIELD OVERFLOW]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_PCIE_ID_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_PCIE_ID_0 | R | 0x0 |
Address Offset | 0x0000 0510 | ||
Physical Address | 0x4A00 2510 | Instance | CTRL_MODULE_CORE |
Description | Customer Fuse keys. USB ID [031:000] (16 bits upper Redundant field) [FIELD OVERFLOW]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_USB_ID_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_USB_ID_0 | R | 0x0 |
Address Offset | 0x0000 0514 | ||
Physical Address | 0x4A00 2514 | Instance | CTRL_MODULE_CORE |
Description | Standard Fuse keys, MAC ID_1 [63:32]. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STD_FUSE_MAC_ID_SW_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:0 | STD_FUSE_MAC_ID_SW_0 | This bit field contains the last three octets (NIC specific) of the MAC address of the GMAC_SW port 0. Bits [23:16] contain the 4th octet of the MAC address. Bits [15:8] contain the 5th octet of the MAC address. Bits [7:0] contain the last (6th) octet of the MAC address. | R | 0x0 |
Address Offset | 0x0000 0518 | ||
Physical Address | 0x4A00 2518 | Instance | CTRL_MODULE_CORE |
Description | Standard Fuse keys, MAC ID_1 [31:0]. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STD_FUSE_MAC_ID_SW_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:0 | STD_FUSE_MAC_ID_SW_1 | This bit field contains the first three octets (the OUI) of the MAC address of the GMAC_SW port 0. Bits [23:16] contain the first octet of the MAC address. Bits [15:8] contain the second octet of the MAC address. Bits [7:0] contain the third octet of the MAC address. | R | 0x0 |
Address Offset | 0x0000 051C | ||
Physical Address | 0x4A00 251C | Instance | CTRL_MODULE_CORE |
Description | Standard Fuse keys, MAC ID_2 [63:32]. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STD_FUSE_MAC_ID_SW_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:0 | STD_FUSE_MAC_ID_SW_2 | This bit field contains the last three octets (NIC specific) of the MAC address of the GMAC_SW port 1. Bits [23:16] contain the 4th octet of the MAC address. Bits [15:8] contain the 5th octet of the MAC address. Bits [7:0] contain the last (6th) octet of the MAC address. | R | 0x0 |
Address Offset | 0x0000 0520 | ||
Physical Address | 0x4A00 2520 | Instance | CTRL_MODULE_CORE |
Description | Standard Fuse keys, MAC ID_2 [31:0]. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STD_FUSE_MAC_ID_SW_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:0 | STD_FUSE_MAC_ID_SW_3 | This bit field contains the first three octets (the OUI) of the MAC address of the GMAC_SW port 1. Bits [23:16] contain the first octet of the MAC address. Bits [15:8] contain the second octet of the MAC address. Bits [7:0] contain the third octet of the MAC address. | R | 0x0 |
Address Offset | 0x0000 0534 | ||||
Physical Address | 0x4A00 2534 | Instance | CTRL_MODULE_CORE | ||
Description | OCP Spare Register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII2_ID_MODE_N | RGMII1_ID_MODE_N | DSS_CH2_ON_OFF | DSS_CH1_ON_OFF | DSS_CH0_ON_OFF | DSS_CH2_IPC | DSS_CH1_IPC | DSS_CH0_IPC | DSS_CH2_RF | DSS_CH1_RF | DSS_CH0_RF | RESERVED | VIP3_CLK_INV_PORT_1A | VIP3_CLK_INV_PORT_2A | VPE_CLK_DIV_BY_2_EN | VIP2_CLK_INV_PORT_2B | VIP2_CLK_INV_PORT_1B | VIP2_CLK_INV_PORT_2A | VIP2_CLK_INV_PORT_1A | VIP1_CLK_INV_PORT_2B | VIP1_CLK_INV_PORT_1B | VIP1_CLK_INV_PORT_2A | VIP1_CLK_INV_PORT_1A |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | RGMII2_ID_MODE_N | Ethernet RGMII port 2 internal delay on transmit (SR2.0) 0x0: Internal delay enabled 0x1: Internal delay disabled | RW | 0x0 |
25 | RGMII1_ID_MODE_N | Ethernet RGMII port 1 internal delay on transmit (SR2.0) 0x0: Internal delay enabled 0x1: Internal delay disabled | RW | 0x0 |
24 | DSS_CH2_ON_OFF | DSS Channel 2 Pixel clock control On/Off 0x0: HSYNC and VSYNC are driven on opposite edges of pixel clock than pixel data 0x1: HSYNC and VSYNC are driven according to bit DSS_CH2_RF | RW | 0x0 |
23 | DSS_CH1_ON_OFF | DSS Channel 1 Pixel clock control On/Off 0x0: HSYNC and VSYNC are driven on opposite edges of pixel clock than pixel data 0x1: HSYNC and VSYNC are driven according to bit DSS_CH1_RF | RW | 0x0 |
22 | DSS_CH0_ON_OFF | DSS Channel 0 Pixel clock control On/Off 0x0: HSYNC and VSYNC are driven on opposite edges of pixel clock than pixel data 0x1: HSYNC and VSYNC are driven according to bit DSS_CH0_RF | RW | 0x0 |
21 | DSS_CH2_IPC | DSS Channel 2 IPC control 0x0: Data is driven on the LCD data lines on the rising edge of the pixel clock 0x1: Data is driven on the LCD data lines on the falling edge of the pixel clock | RW | 0x0 |
20 | DSS_CH1_IPC | DSS Channel 1 IPC control 0x0: Data is driven on the LCD data lines on the rising edge of the pixel clock 0x1: Data is driven on the LCD data lines on the falling edge of the pixel clock | RW | 0x0 |
19 | DSS_CH0_IPC | DSS Channel 0 IPC control 0x0: Data is driven on the LCD data lines on the rising edge of the pixel clock 0x1: Data is driven on the LCD data lines on the falling edge of the pixel clock | RW | 0x0 |
18 | DSS_CH2_RF | DSS Channel 2 Rise/Fall control 0x0: HSYNC and VSYNC are driven on falling edge of pixel clock (if bit DSS_CH2_ON_OFF set to 1) 0x1: HSYNC and VSYNC are driven on rising edge of pixel clock (if bit DSS_CH2_ON_OFF set to 1) | RW | 0x0 |
17 | DSS_CH1_RF | DSS Channel 1 Rise/Fall control 0x0: HSYNC and VSYNC are driven on falling edge of pixel clock (if bit DSS_CH1_ON_OFF set to 1) 0x1: HSYNC and VSYNC are driven on rising edge of pixel clock (if bit DSS_CH1_ON_OFF set to 1) | RW | 0x0 |
16 | DSS_CH0_RF | DSS Channel 0 Rise/Fall control 0x0: HSYNC and VSYNC are driven on falling edge of pixel clock (if bit DSS_CH0_ON_OFF set to 1) 0x1: HSYNC and VSYNC are driven on rising edge of pixel clock (if bit DSS_CH0_ON_OFF set to 1) | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | VIP3_CLK_INV_PORT_1A | VIP3 Slice 1 Clock inversion for Port A enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
9 | VIP3_CLK_INV_PORT_2A | VIP3 Slice 0 Clock inversion for Port A enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
8 | VPE_CLK_DIV_BY_2_EN | Selects alternative clock source for VPE. 0x0: Default clock source from DPLL_CORE is selected 0x1: Alternative clock source from DPLL_VIDEO1 is selected | RW | 0x0 |
7 | VIP2_CLK_INV_PORT_2B | VIP2 Slice 1 Clock inversion for Port B enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
6 | VIP2_CLK_INV_PORT_1B | VIP2 Slice 0 Clock inversion for Port B enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
5 | VIP2_CLK_INV_PORT_2A | VIP2 Slice 1 Clock inversion for Port A enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
4 | VIP2_CLK_INV_PORT_1A | VIP2 Slice 0 Clock inversion for Port A enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
3 | VIP1_CLK_INV_PORT_2B | VIP1 Slice 1 Clock inversion for Port B enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
2 | VIP1_CLK_INV_PORT_1B | VIP1 Slice 0 Clock inversion for Port B enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
1 | VIP1_CLK_INV_PORT_2A | VIP1 Slice 1 Clock inversion for Port A enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
0 | VIP1_CLK_INV_PORT_1A | VIP1 Slice 0 Clock inversion for Port A enable 0x0: clock inversion is disabled 0x1: clock inversion is enabled | RW | 0x0 |
Address Offset | 0x0000 0538 | ||||
Physical Address | 0x4A00 2538 | Instance | CTRL_MODULE_CORE | ||
Description | DSS PLLs Mux control register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SDVENC_CLK_SELECTION | DSI1_C_CLK1_SELECTION | DSI1_B_CLK1_SELECTION | DSI1_A_CLK1_SELECTION | PLL_HDMI_DSS_CONTROL_DISABLE | PLL_VIDEO2_DSS_CONTROL_DISABLE | PLL_VIDEO1_DSS_CONTROL_DISABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:11 | RESERVED | Reserved | RW | 0x0 |
10:9 | SDVENC_CLK_SELECTION | SDVENC_CLK mux configuration 0x0: HDMI_CLK 0x1: DPLL_VIDEO1_HSDIVIDER_clkout3 | RW | 0x1 |
8:7 | DSI1_C_CLK1_SELECTION | DSI1_C_CLK1 mux configuration 0x0: DPLL_VIDEO2 0x1: DPLL_VIDEO1 0x2: DPLL_HDMI | RW | 0x1 |
6:5 | DSI1_B_CLK1_SELECTION | DSI1_B_CLK1 mux configuration 0x0: DPLL_VIDEO1 0x1: DPLL_VIDEO2 0x2: DPLL_HDMI 0x3: DPLL_ABE | RW | 0x1 |
4:3 | DSI1_A_CLK1_SELECTION | DSI1_A_CLK1 mux configuration 0x0: DPLL_VIDEO1 0x1: DPLL_HDMI | RW | 0x1 |
2 | PLL_HDMI_DSS_CONTROL_DISABLE | HDMI PLL disable 0x0: PLL enabled 0x1: PLL disabled | RW | 0x1 |
1 | PLL_VIDEO2_DSS_CONTROL_DISABLE | VIDEO2 PLL disable 0x0: PLL enabled 0x1: PLL disabled | RW | 0x1 |
0 | PLL_VIDEO1_DSS_CONTROL_DISABLE | VIDEO1 PLL disable 0x0: PLL enabled 0x1: PLL disabled | RW | 0x1 |
Address Offset | 0x0000 0540 | ||||
Physical Address | 0x4A00 2540 | Instance | CTRL_MODULE_CORE | ||
Description | Register to lock memory region starting at address offset 0x0000 0100 and ending at address offset 0x0000 079F | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MMR_LOCK_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | MMR_LOCK_1 | Lock value for region 0x0000 0100 to 0x0000 079F 0x1A1C8144 = lock value 0x2FF1AC2B = unlock value | RW | 0x1A1C8144 |
Address Offset | 0x0000 0544 | ||||
Physical Address | 0x4A00 2544 | Instance | CTRL_MODULE_CORE | ||
Description | Register to lock memory region starting at address offset 0x0000 07A0 and ending at address offset 0x0000 0D9F | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MMR_LOCK_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | MMR_LOCK_2 | Lock value for region 0x0000 07A0 to 0x0000 0D9F 0xFDF45530 = lock value 0xF757FDC0 = unlock value | RW | 0xFDF45530 |
Address Offset | 0x0000 0548 | ||||
Physical Address | 0x4A00 2548 | Instance | CTRL_MODULE_CORE | ||
Description | Register to lock memory region starting at address offset 0x0000 0DA0 and ending at address offset 0x0000 0FFF | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MMR_LOCK_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | MMR_LOCK_3 | Lock value for region 0x0000 0DA0 to 0x0000 0FFF 0x1AE6E320 = lock value 0xE2BC3A6D = unlock value | RW | 0x1AE6E320 |
Address Offset | 0x0000 054C | ||||
Physical Address | 0x4A00 254C | Instance | CTRL_MODULE_CORE | ||
Description | Register to lock memory region starting at address offset 0x0000 1000 and ending at address offset 0x0000 13FF | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MMR_LOCK_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | MMR_LOCK_4 | Lock value for region 0x0000 1000 to 0x0000 13FF 0x2FFA927C = lock value 0x1EBF131D = unlock value | RW | 0x2FFA927C |
Address Offset | 0x0000 0550 | ||||
Physical Address | 0x4A00 2550 | Instance | CTRL_MODULE_CORE | ||
Description | Register to lock memory region starting at address offset 0x0000 1400 and ending at address offset 0x0000 1FFF | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MMR_LOCK_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | MMR_LOCK_5 | Lock value for region 0x0000 1400 to 0x0000 1FFF 0x143F832C = lock value 0x6F361E05 = unlock value | RW | 0x143F832C |
Address Offset | 0x0000 0554 | ||||
Physical Address | 0x4A00 2554 | Instance | CTRL_MODULE_CORE | ||
Description | Register to configure some IP level signals | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMU2_DISABLE | RESERVED | MMU1_DISABLE | RESERVED | TC1_DEFAULT_BURST_SIZE | RESERVED | TC0_DEFAULT_BURST_SIZE | RESERVED | GMII2_SEL | RESERVED | GMII1_SEL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:21 | RESERVED | R | 0x0 | |
20 | MMU2_DISABLE | MMU2 DISABLE setting | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | MMU1_DISABLE | MMU1 DISABLE setting | RW | 0x0 |
15:14 | RESERVED | R | 0x0 | |
13:12 | TC1_DEFAULT_BURST_SIZE | EDMA TC1 Default Burst Size (DBS) setting 0x0: 16 byte burst 0x1: 32 byte burst 0x2: 64 byte burst 0x3: 128 byte burst | RW | 0x3 |
11:10 | RESERVED | R | 0x0 | |
9:8 | TC0_DEFAULT_BURST_SIZE | EDMA TC0 Default Burst Size (DBS) setting 0x0: 16 byte burst 0x1: 32 byte burst 0x2: 64 byte burst 0x3: 128 byte burst | RW | 0x3 |
7:6 | RESERVED | R | 0x0 | |
5:4 | GMII2_SEL | GMII2 selection setting 0x0: GMII/MII 0x1: RMII 0x2: RGMII 0x3: Reserved | RW | 0x0 |
3:2 | RESERVED | R | 0x0 | |
1:0 | GMII1_SEL | GMII1 selection setting 0x0: GMII/MII 0x1: RMII 0x2: RGMII 0x3: Reserved | RW | 0x0 |
Address Offset | 0x0000 0558 | ||||
Physical Address | 0x4A00 2558 | Instance | CTRL_MODULE_CORE | ||
Description | Register to configure some IP level signals | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GMAC_RESET_ISOLATION_ENABLE | PWMSS3_TBCLKEN | PWMSS2_TBCLKEN | PWMSS1_TBCLKEN | RESERVED | PCIE_1LANE_2LANE_SELECTION | RESERVED | QSPI_MEMMAPPED_CS | RESERVED | DCAN2_RAMINIT_START | DSS_DESHDCP_DISABLE | DCAN1_RAMINIT_START | DCAN2_RAMINIT_DONE | DCAN1_RAMINIT_DONE | DSS_DESHDCP_CLKEN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23 | GMAC_RESET_ISOLATION_ENABLE | Reset isolation enable setting 0x0 = Reset is not isolated 0x1 = Reset is isolated | RW | 0x0 |
22 | PWMSS3_TBCLKEN | PWMSS3 CLOCK ENABLE setting | RW | 0x0 |
21 | PWMSS2_TBCLKEN | PWMSS2 CLOCK ENABLE setting | RW | 0x0 |
20 | PWMSS1_TBCLKEN | PWMSS1 CLOCK ENABLE setting | RW | 0x0 |
19:14 | RESERVED | R | 0x0 | |
13 | PCIE_1LANE_2LANE_SELECTION | Reserved | RW | 0x0 |
12:11 | RESERVED | R | 0x0 | |
10:8 | QSPI_MEMMAPPED_CS | QSPI CS MAPPING setting. 0x0: The QSPI configuration registers are accessed 0x1: An external device connected to CS0 is accessed 0x2: An external device connected to CS1 is accessed 0x3: An external device connected to CS2 is accessed 0x4-0x7: An external device connected to CS3 is accessed | RW | 0x0 |
7:6 | RESERVED | R | 0x0 | |
5 | DCAN2_RAMINIT_START | DCAN2 RAM INIT START setting To initialize DCAN2 RAM, the bit should be set to 0x1. It is not auto cleared by hardware.Note: If DCAN RAMINIT sequence needs to be redone, this bit should be first cleared and then set again. | RW | 0x0 |
4 | DSS_DESHDCP_DISABLE | DSS DESHDCP DISABLE setting | RW | 0x0 |
3 | DCAN1_RAMINIT_START | DCAN1 RAM INIT START setting To initialize DCAN1 RAM, the bit should be set to 0x1. It is not auto cleared by hardware.Note: If DCAN RAMINIT sequence needs to be redone, this bit should be first cleared and then set again. | RW | 0x0 |
2 | DCAN2_RAMINIT_DONE | DCAN2 RAM INIT DONE status | RW | 0x0 |
1 | DCAN1_RAMINIT_DONE | DCAN1 RAM INIT DONE status | RW | 0x0 |
0 | DSS_DESHDCP_CLKEN | DSS DESHDCP CLOCK ENABLE setting | RW | 0x0 |
Address Offset | 0x0000 055C | ||||
Physical Address | 0x4A00 255C | Instance | CTRL_MODULE_CORE | ||
Description | Register for storing DSP1 reset vector | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_NUM_MM | RESERVED | DSP1_RST_VECT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | Reserved | RW | 0x0 |
26:24 | DSP1_NUM_MM | Number of DSP instances in the SoC 0x1 = 1 0x2 = 2 | RW | 0x0 |
23:22 | RESERVED | R | 0x0 | |
21:0 | DSP1_RST_VECT | DSP1 reset vector address | RW | 0x0 |
Address Offset | 0x0000 0560 | ||||
Physical Address | 0x4A00 2560 | Instance | CTRL_MODULE_CORE | ||
Description | Register for storing DSP2 reset vector | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_NUM_MM | RESERVED | DSP2_RST_VECT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | Reserved | RW | 0x0 |
26:24 | DSP2_NUM_MM | Number of DSP instances in the SoC 0x1 = 1 0x2 = 2 | RW | 0x0 |
23:22 | RESERVED | R | 0x0 | |
21:0 | DSP2_RST_VECT | DSP2 reset vector address | RW | 0x0 |
Address Offset | 0x0000 0564 | ||||
Physical Address | 0x4A00 2564 | Instance | CTRL_MODULE_CORE | ||
Description | Trim values for DSPEVE associated bandgap. Contains TI Internal information, not intended for application use. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STD_FUSE_OPP_BGAP_DSPEVE_0 | STD_FUSE_OPP_BGAP_DSPEVE_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x- | |
15:8 | STD_FUSE_OPP_BGAP_DSPEVE_0 | Trim values for DSPEVE associated bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
7:0 | STD_FUSE_OPP_BGAP_DSPEVE_1 | Trim values for DSPEVE associated bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
Address Offset | 0x0000 0568 | ||||
Physical Address | 0x4A00 2568 | Instance | CTRL_MODULE_CORE | ||
Description | Trim values for IVA associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_BGAP_IVA_0 | STD_FUSE_OPP_BGAP_IVA_1 | STD_FUSE_OPP_BGAP_IVA_2 | STD_FUSE_OPP_BGAP_IVA_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | STD_FUSE_OPP_BGAP_IVA_0 | Trim values for IVA associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
23:16 | STD_FUSE_OPP_BGAP_IVA_1 | Trim values for IVA associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
15:8 | STD_FUSE_OPP_BGAP_IVA_2 | Trim values for IVA associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
7:0 | STD_FUSE_OPP_BGAP_IVA_3 | Trim values for IVA associated temperature sensor and bandgap. Contains TI Internal information, not intended for application use. | R | 0x- |
Address Offset | 0x0000 056C | ||
Physical Address | 0x4A00 256C | Instance | CTRL_MODULE_CORE |
Description | DSPEVE SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMDSPEVE_RETMODE_MUX_CTRL | LDOSRAMDSPEVE_RETMODE_VSET_IN | LDOSRAMDSPEVE_RETMODE_VSET_OUT | RESERVED | LDOSRAMDSPEVE_ACTMODE_MUX_CTRL | LDOSRAMDSPEVE_ACTMODE_VSET_IN | LDOSRAMDSPEVE_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMDSPEVE_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMDSPEVE_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMDSPEVE_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMDSPEVE_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMDSPEVE_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMDSPEVE_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 0570 | ||
Physical Address | 0x4A00 2570 | Instance | CTRL_MODULE_CORE |
Description | IVA SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMIVA_RETMODE_MUX_CTRL | LDOSRAMIVA_RETMODE_VSET_IN | LDOSRAMIVA_RETMODE_VSET_OUT | RESERVED | LDOSRAMIVA_ACTMODE_MUX_CTRL | LDOSRAMIVA_ACTMODE_VSET_IN | LDOSRAMIVA_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMIVA_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMIVA_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMIVA_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMIVA_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMIVA_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMIVA_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 0574 | ||||
Physical Address | 0x4A00 2574 | Instance | CTRL_MODULE_CORE | ||
Description | Control VBGAPTS temperature sensor and thermal comparator shutdown register | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | BGAP_TMPSOFF_DSPEVE | BGAP_EOCZ_DSPEVE | BGAP_DTEMP_DSPEVE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:12 | RESERVED | R | 0x0 | |
11 | BGAP_TMPSOFF_DSPEVE | This bit indicates the temperature sensor state. | R | 0x1 |
10 | BGAP_EOCZ_DSPEVE | ADC End of Conversion. Active low, when BGAP_DTEMP_DSPEVE is valid. | R | 0x0 |
9:0 | BGAP_DTEMP_DSPEVE | Temperature data from the ADC. Valid if EOCZ is low. | R | 0x0 |
Address Offset | 0x0000 0578 | ||||
Physical Address | 0x4A00 2578 | Instance | CTRL_MODULE_CORE | ||
Description | Control VBGAPTS temperature sensor and thermal comparator shutdown register | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | BGAP_TMPSOFF_IVA | BGAP_EOCZ_IVA | BGAP_DTEMP_IVA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:12 | RESERVED | R | 0x0 | |
11 | BGAP_TMPSOFF_IVA | This bit indicates the temperature sensor state. | R | 0x1 |
10 | BGAP_EOCZ_IVA | ADC End of Conversion. Active low, when BGAP_DTEMP_IVA is valid. | R | 0x0 |
9:0 | BGAP_DTEMP_IVA | Temperature data from the ADC. Valid if EOCZ is low. | R | 0x0 |
Address Offset | 0x0000 057C | ||||
Physical Address | 0x4A00 257C | Instance | CTRL_MODULE_CORE | ||
Description | bgap_mask | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FREEZE_IVA | FREEZE_DSPEVE | RESERVED | CLEAR_IVA | CLEAR_DSPEVE | RESERVED | MASK_HOT_IVA | MASK_COLD_IVA | MASK_HOT_DSPEVE | MASK_COLD_DSPEVE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:23 | RESERVED | R | 0x0 | |
22 | FREEZE_IVA | Freeze the FIFO IVA 0x0 = No operation 0x1 = Freeze the FIFO | RW | 0x0 |
21 | FREEZE_DSPEVE | Freeze the FIFO DSPEVE 0x0 = No operation 0x1 = Freeze the FIFO | RW | 0x0 |
20 | RESERVED | R | 0x0 | |
19 | CLEAR_IVA | Reset the FIFO IVA 0x0 = No operation 0x1 = Reset the FIFO | RW | 0x0 |
18 | CLEAR_DSPEVE | Reset the FIFO DSPEVE 0x0 = No operation 0x1 = Reset the FIFO | RW | 0x0 |
17:4 | RESERVED | R | 0x0 | |
3 | MASK_HOT_IVA | Mask for hot event IVA 0x0 = hot event is masked 0x1 = hot event is not masked | RW | 0x0 |
2 | MASK_COLD_IVA | Mask for cold event IVA 0x0 = cold event is masked 0x1 = cold event is not masked | RW | 0x0 |
1 | MASK_HOT_DSPEVE | Mask for hot event DSPEVE 0x0 = hot event is masked 0x1 = hot event is not masked | RW | 0x0 |
0 | MASK_COLD_DSPEVE | Mask for cold event DSPEVE 0x0 = cold event is masked 0x1 = cold event is not masked | RW | 0x0 |
Address Offset | 0x0000 0580 | ||||
Physical Address | 0x4A00 2580 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP THRESHOLD DSPEVE | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | THOLD_HOT_DSPEVE | RESERVED | THOLD_COLD_DSPEVE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:16 | THOLD_HOT_DSPEVE | Value for the high temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | THOLD_COLD_DSPEVE | Value for the low temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
Address Offset | 0x0000 0584 | ||||
Physical Address | 0x4A00 2584 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP THRESHOLD IVA | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | THOLD_HOT_IVA | RESERVED | THOLD_COLD_IVA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:16 | THOLD_HOT_IVA | Value for the high temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | THOLD_COLD_IVA | Value for the low temperature threshold. The values for loading this bit field are listed in Table 18-10. | RW | 0x0 |
Address Offset | 0x0000 0588 | ||||
Physical Address | 0x4A00 2588 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP TSHUT THRESHOLD IVA | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSHUT_MUXCTRL_DSPEVE | RESERVED | TSHUT_HOT_DSPEVE | RESERVED | TSHUT_COLD_DSPEVE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | TSHUT_MUXCTRL_DSPEVE | Writing a ‘1’ to this field allows SW to override the TSHUT_HOT and TSHUT_COLD values that are set by default in efuse. | RW | 0x0 |
30:26 | RESERVED | R | 0x0 | |
25:16 | TSHUT_HOT_DSPEVE | Controls the TSHUT_HOT reset threshold, which protects the device from thermal runaway and potential device damage. The register defaults to 123°C. Software override of this register value is not recommended, and should only be done with extreme caution as damage to the device can occur above the default setting. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | TSHUT_COLD_DSPEVE | Controls the TSHUT_COLD reset threshold, which is the limit where the TSHUT comparator releases the device from reset after cooling from a TSHUT condition. The register defaults to 105°C. Software override of this register value is not recommended, and should only be done with extreme caution. | RW | 0x0 |
Address Offset | 0x0000 058C | ||||
Physical Address | 0x4A00 258C | Instance | CTRL_MODULE_CORE | ||
Description | BGAP TSHUT THRESHOLD IVA | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TSHUT_MUXCTRL_IVA | RESERVED | TSHUT_HOT_IVA | RESERVED | TSHUT_COLD_IVA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | TSHUT_MUXCTRL_IVA | Writing a ‘1’ to this field allows SW to override the TSHUT_HOT and TSHUT_COLD values that are set by default in efuse. | RW | 0x0 |
30:26 | RESERVED | R | 0x0 | |
25:16 | TSHUT_HOT_IVA | Controls the TSHUT_HOT reset threshold, which protects the device from thermal runaway and potential device damage. The register defaults to 123°C. Software override of this register value is not recommended, and should only be done with extreme caution as damage to the device can occur above the default setting. | RW | 0x0 |
15:10 | RESERVED | R | 0x0 | |
9:0 | TSHUT_COLD_IVA | Controls the TSHUT_COLD reset threshold, which is the limit where the TSHUT comparator releases the device from reset after cooling from a TSHUT condition. The register defaults to 105°C. Software override of this register value is not recommended, and should only be done with extreme caution. | RW | 0x0 |
Address Offset | 0x0000 0598 | ||||
Physical Address | 0x4A00 2598 | Instance | CTRL_MODULE_CORE | ||
Description | BGAP STATUS | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | HOT_IVA | COLD_IVA | HOT_DSPEVE | COLD_DSPEVE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | R | 0x0 | |
3 | HOT_IVA | Event for hot temperature iva bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
2 | COLD_IVA | Event for cold temperature iva bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
1 | HOT_DSPEVE | Event for hot temperature dspeve bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
0 | COLD_DSPEVE | Event for cold temperature dspeve bandgap when '1' 0x0 = event not detected 0x1 = event detected | R | 0x0 |
Address Offset | 0x0000 059C | ||||
Physical Address | 0x4A00 259C | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE DSPEVE DOMAIN. Most recent sample | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_DSPEVE_0 | DTEMP_TEMPERATURE_DSPEVE_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_DSPEVE_0 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_DSPEVE_0 | temperature | R | 0x0 |
Address Offset | 0x0000 05A0 | ||||
Physical Address | 0x4A00 25A0 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE DSPEVE DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_DSPEVE_1 | DTEMP_TEMPERATURE_DSPEVE_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_DSPEVE_1 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_DSPEVE_1 | temperature | R | 0x0 |
Address Offset | 0x0000 05A4 | ||||
Physical Address | 0x4A00 25A4 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE DSPEVE DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_DSPEVE_2 | DTEMP_TEMPERATURE_DSPEVE_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_DSPEVE_2 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_DSPEVE_2 | temperature | R | 0x0 |
Address Offset | 0x0000 05A8 | ||||
Physical Address | 0x4A00 25A8 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE DSPEVE DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_DSPEVE_3 | DTEMP_TEMPERATURE_DSPEVE_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_DSPEVE_3 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_DSPEVE_3 | temperature | R | 0x0 |
Address Offset | 0x0000 05AC | ||||
Physical Address | 0x4A00 25AC | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE DSPEVE DOMAIN. Oldest sample | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_DSPEVE_4 | DTEMP_TEMPERATURE_DSPEVE_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_DSPEVE_4 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_DSPEVE_4 | temperature | R | 0x0 |
Address Offset | 0x0000 05B0 | ||||
Physical Address | 0x4A00 25B0 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE IVA DOMAIN. Most recent sample | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_IVA_0 | DTEMP_TEMPERATURE_IVA_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_IVA_0 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_IVA_0 | temperature | R | 0x0 |
Address Offset | 0x0000 05B4 | ||||
Physical Address | 0x4A00 25B4 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE IVA DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_IVA_1 | DTEMP_TEMPERATURE_IVA_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_IVA_1 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_IVA_1 | temperature | R | 0x0 |
Address Offset | 0x0000 05B8 | ||||
Physical Address | 0x4A00 25B8 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE IVA DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_IVA_2 | DTEMP_TEMPERATURE_IVA_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_IVA_2 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_IVA_2 | temperature | R | 0x0 |
Address Offset | 0x0000 05BC | ||||
Physical Address | 0x4A00 25BC | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE IVA DOMAIN | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_IVA_3 | DTEMP_TEMPERATURE_IVA_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_IVA_3 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_IVA_3 | temperature | R | 0x0 |
Address Offset | 0x0000 05C0 | ||||
Physical Address | 0x4A00 25C0 | Instance | CTRL_MODULE_CORE | ||
Description | TAGGED TEMPERATURE IVA DOMAIN. Oldest sample | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DTEMP_TAG_IVA_4 | DTEMP_TEMPERATURE_IVA_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | DTEMP_TAG_IVA_4 | tag. Indicate number of times in the bgap state machine. | R | 0x0 |
9:0 | DTEMP_TEMPERATURE_IVA_4 | temperature | R | 0x0 |
Address offset | 0x0000 05C4 | ||||
Physical Address | 0x0000 05C4 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_iva voltage rail when running at OPP_PLUS. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_IVA_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_PLUS which has to be written to the CTRL_CORE_LDOVBB_IVA_VOLTAGE_CTRL [4:0] LDOVBBIVA_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_IVA_5 | AVS Class 0 voltage value for the vdd_iva voltage rail when running at OPP_PLUS. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 05CC | ||||
Physical Address | 0x4A00 25CC | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_iva voltage rail when running at OPP_NOM. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_IVA_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_NOM which has to be written to the CTRL_CORE_LDOVBB_IVA_VOLTAGE_CTRL [4:0] LDOVBBIVA_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_IVA_2 | AVS Class 0 voltage value for the vdd_iva voltage rail when running at OPP_NOM. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 05D0 | ||||
Physical Address | 0x4A00 25D0 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_iva voltage rail when running at OPP_OD. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_IVA_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_OD which has to be written to the CTRL_CORE_LDOVBB_IVA_VOLTAGE_CTRL [4:0] LDOVBBIVA_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_IVA_3 | AVS Class 0 voltage value for the vdd_iva voltage rail when running at OPP_OD. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 05D4 | ||||
Physical Address | 0x4A00 25D4 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_iva voltage rail when running at OPP_HIGH. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_IVA_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_HIGH which has to be written to the CTRL_CORE_LDOVBB_IVA_VOLTAGE_CTRL [4:0] LDOVBBIVA_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_IVA_4 | AVS Class 0 voltage value for the vdd_iva voltage rail when running at OPP_HIGH. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 05D8 | ||||
Physical Address | 0x0000 05D8 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_dspeve voltage rail when running at OPP_PLUS. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_DSPEVE_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_PLUS which has to be written to the CTRL_CORE_LDOVBB_DSPEVE_VOLTAGE_CTRL [4:0] LDOVBBDSPEVE_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_DSPEVE_5 | AVS Class 0 voltage value for the vdd_dspeve voltage rail when running at OPP_PLUS. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 05E0 | ||||
Physical Address | 0x4A00 25E0 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_dspeve voltage rail when running at OPP_NOM. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_DSPEVE_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_NOM which has to be written to the CTRL_CORE_LDOVBB_DSPEVE_VOLTAGE_CTRL [4:0] LDOVBBDSPEVE_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_DSPEVE_2 | AVS Class 0 voltage value for the vdd_dspeve voltage rail when running at OPP_NOM. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 05E4 | ||||
Physical Address | 0x4A00 25E4 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_dspeve voltage rail when running at OPP_OD. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_DSPEVE_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_OD which has to be written to the CTRL_CORE_LDOVBB_DSPEVE_VOLTAGE_CTRL [4:0] LDOVBBDSPEVE_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_DSPEVE_3 | AVS Class 0 voltage value for the vdd_dspeve voltage rail when running at OPP_OD. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 05E8 | ||||
Physical Address | 0x4A00 25E8 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_dspeve voltage rail when running at OPP_HIGH. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_DSPEVE_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_HIGH which has to be written to the CTRL_CORE_LDOVBB_DSPEVE_VOLTAGE_CTRL [4:0] LDOVBBDSPEVE_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_DSPEVE_4 | AVS Class 0 voltage value for the vdd_dspeve voltage rail when running at OPP_HIGH. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address Offset | 0x0000 05F4 | ||||
Physical Address | 0x4A00 25F4 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd voltage rail when running at OPP_NOM. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STD_FUSE_OPP_VMIN_CORE_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_CORE_2 | AVS Class 0 voltage value for the vdd voltage rail when running at OPP_NOM. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address Offset | 0x0000 0680 | ||
Physical Address | 0x4A00 2680 | Instance | CTRL_MODULE_CORE |
Description | CORE 2nd SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMCORE_2_RETMODE_MUX_CTRL | LDOSRAMCORE_2_RETMODE_VSET_IN | LDOSRAMCORE_2_RETMODE_VSET_OUT | RESERVED | LDOSRAMCORE_2_ACTMODE_MUX_CTRL | LDOSRAMCORE_2_ACTMODE_VSET_IN | LDOSRAMCORE_2_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMCORE_2_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMCORE_2_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMCORE_2_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMCORE_2_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMCORE_2_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMCORE_2_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 0684 | ||
Physical Address | 0x4A00 2684 | Instance | CTRL_MODULE_CORE |
Description | CORE 3rd SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMCORE_3_RETMODE_MUX_CTRL | LDOSRAMCORE_3_RETMODE_VSET_IN | LDOSRAMCORE_3_RETMODE_VSET_OUT | RESERVED | LDOSRAMCORE_3_ACTMODE_MUX_CTRL | LDOSRAMCORE_3_ACTMODE_VSET_IN | LDOSRAMCORE_3_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMCORE_3_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMCORE_3_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMCORE_3_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMCORE_3_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMCORE_3_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMCORE_3_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 068C | ||||
Physical Address | 0x4A00 268C | Instance | CTRL_MODULE_CORE | ||
Description | Register for routing NMI interrupt to respective cores | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_C1 | IPU2_C0 | IPU1_C1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | Reserved | RW | 0x0 |
23:16 | IPU2_C1 | Enable IPU2 CORE1 to receive the NMI interrupt 0x0 = NMI disabled 0x1 = NMI enabled | RW | 0x0 |
15:8 | IPU2_C0 | Enable IPU2 CORE0 to receive the NMI interrupt 0x0 = NMI disabled 0x1 = NMI enabled | RW | 0x0 |
7:0 | IPU1_C1 | Enable IPU1 CORE1 to receive the NMI interrupt 0x0 = NMI disabled 0x1 = NMI enabled | RW | 0x0 |
Address Offset | 0x0000 0690 | ||||
Physical Address | 0x4A00 2690 | Instance | CTRL_MODULE_CORE | ||
Description | Register for routing NMI interrupt to respective cores | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IPU1_C0 | DSP2 | DSP1 | MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | IPU1_C0 | Enable IPU1 CORE0 to receive the NMI interrupt 0x0 = NMI disabled 0x1 = NMI enabled | RW | 0x0 |
23:16 | DSP2 | Enable DSP2 to receive the NMI interrupt 0x0 = NMI disabled 0x1 = NMI enabled | RW | 0x0 |
15:8 | DSP1 | Enable DSP1 to receive the NMI interrupt 0x0 = NMI disabled 0x1 = NMI enabled | RW | 0x0 |
7:0 | MPU | Comes from Efuse (MPU_EN) 0x0 = NMI disabled 0x1 = NMI enabled | RW | 0x0 |
Address Offset | 0x0000 0698 | ||||
Physical Address | 0x4A00 2698 | Instance | CTRL_MODULE_CORE | ||
Description | Register to override the L3 pressure setting for the MLB module | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MLB_L3_PRESSURE_ENABLE | MLB_L3_PRESSURE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0 | |
2 | MLB_L3_PRESSURE_ENABLE | Override enable for the MLB L3 pressure setting 0x0 = Overriding of the L3 pressure setting for the MLB module is disabled 0x1 = Overriding of the L3 pressure setting for the MLB module is enabled | RW | 0x0 |
1:0 | MLB_L3_PRESSURE | MLB L3 pressure setting 0x0 = Lowest 0x3 = Highest | RW | 0x0 |
Address Offset | 0x0000 06A0 | ||||
Physical Address | 0x4A00 26A0 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_DSPEVE [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_0 | R | 0x0 |
Address Offset | 0x0000 06A4 | ||||
Physical Address | 0x4A00 26A4 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_DSPEVE [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_1 | R | 0x0 |
Address Offset | 0x0000 06A8 | ||||
Physical Address | 0x4A00 26A8 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_DSPEVE [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_2 | R | 0x0 |
Address Offset | 0x0000 06AC | ||||
Physical Address | 0x4A00 26AC | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_DSPEVE [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_3 | R | 0x0 |
Address Offset | 0x0000 06B0 | ||||
Physical Address | 0x4A00 26B0 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_DSPEVE [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_4 | R | 0x0 |
Address Offset | 0x0000 06B4 | ||||
Physical Address | 0x4A00 26B4 | Instance | CTRL_MODULE_CORE | ||
Description | Customer Fuse keys. SWRV [31:0] (16 bits upper Redundant field) [FIELD A]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CUST_FUSE_SWRV_7 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | CUST_FUSE_SWRV_7 | R | 0x0 |
Address Offset | 0x0000 06B8 | ||||
Physical Address | 0x4A00 26B8 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse Calibration override value [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_CALIBRATION_OVERRIDE_VALUE_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_CALIBRATION_OVERRIDE_VALUE_0 | R | 0x0 |
Address Offset | 0x0000 06BC | ||||
Physical Address | 0x4A00 26BC | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse Calibration override value [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_CALIBRATION_OVERRIDE_VALUE_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_CALIBRATION_OVERRIDE_VALUE_1 | R | 0x0 |
Address Offset | 0x0000 06C0 | ||||
Physical Address | 0x4A00 26C0 | Instance | CTRL_MODULE_CORE | ||
Description | Register to PCIe related controls | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BYPASS_EN_APLL_PCIE | CLKOOUTEN_APLL_PCIE | RESERVED | EFUSE_TRIM_ACS_PCIE | EFUSE_TRIM_PCIE_PLL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | BYPASS_EN_APLL_PCIE | Bypass enable bit setting for APLL_PCIe | RW | 0x0 |
30 | CLKOOUTEN_APLL_PCIE | Clock output enable bit setting for APLL_PCIe | RW | 0x0 |
29:26 | RESERVED | R | 0x0 | |
25:16 | EFUSE_TRIM_ACS_PCIE | MMR override capability for ACS_PCIe efuse trim bits | RW | 0x0 |
15:0 | EFUSE_TRIM_PCIE_PLL | MMR override capability for PCIe PLL efuse trim bits | RW | 0x0 |
Address Offset | 0x0000 06C4 | ||||
Physical Address | 0x4A00 26C4 | Instance | CTRL_MODULE_CORE | ||
Description | Register to view all the sysboot settings | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP_CLOCK_DIVIDER | RESERVED | BOOTDEVICESIZE | MUXCS0DEVICE | BOOTWAITEN | SPEEDSELECT | SYSBOOT_76 | BOOTMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0 | |
15 | DSP_CLOCK_DIVIDER | SR1.1 Only: Divide factor for DSP clock SR2.0 Only: Permanently disables the internal PU/PD resistors on pads gpmc_a[27:24, 22:19]. 0x0: Internal pull-down resistors are enabled 0x1: Internal pull-down resistors are permanently disabled | R | 0x0 |
14 | RESERVED | For proper device operation, a value of 0 is required on the sysboot14 pad. | R | 0x0 |
13 | BOOTDEVICESIZE | Select the size of the flash device on CS0. 0x0: 8-bit 0x1: 16-bit | R | 0x0 |
12:11 | MUXCS0DEVICE | Select IC boot sequence to be executed from a multiplexed address and data device attached to CS0. 0x0: Non-muxed device attached 0x1: Addr-Data Mux device attached 0x2: Reserved 0x3: Reserved | R | 0x0 |
10 | BOOTWAITEN | Enable the monitoring on CS0 of the wait pin at IC reset release time for read accesses. 0x0: Wait pin is not monitored for read accesses 0x1: Wait pin is monitored for read accesses | R | 0x0 |
9:8 | SPEEDSELECT | Indicates the SYS_CLK1 frequency (from osc0). Note that the internal FUNC_32K_CLK is equal to SYS_CLK1/610, which is nominally 32.7869 kHz with 20 MHz clock. 0x0: Reserved 0x1: 20 MHz 0x2: 27 MHz 0x3: 19.2 MHz | R | 0x0 |
7:6 | SYSBOOT_76 | Sector offset for the location of the redundant SBL images in QSPI. 0x0: 64 KB offset 0x1: 128 KB offset 0x2: 256 KB offset 0x3: 512 KB offset | R | 0x0 |
5:0 | BOOTMODE | SYSBOOT mode | R | 0x0 |
Address Offset | 0x0000 06C8 | ||||
Physical Address | 0x4A00 26C8 | Instance | CTRL_MODULE_CORE | ||
Description | Register to set the MLB's SIG IO characteristics | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SIG_NC_IN | RESERVED | SIG_PC_IN | RESERVED | SIG_REMOVE_SKEW | SIG_PWRDNRX | SIG_PWRDNTX | SIG_EN_EXT_RES | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21:16 | SIG_NC_IN | efuse trim for Nmos impedance | RW | 0x0 |
15:14 | RESERVED | R | 0x0 | |
13:8 | SIG_PC_IN | efuse trim for Pmos impedance | RW | 0x0 |
7 | RESERVED | R | 0x0 | |
6 | SIG_REMOVE_SKEW | Adjust for skew generated by the receiver due to asymmetric inputs. 0x0: skew compensation is disabled 0x1: skew compensation is enabled | RW | 0x0 |
5 | SIG_PWRDNRX | powerdown receiver, active high 0x0 = Powered ON 0x1 = Powered OFF | RW | 0x1 |
4 | SIG_PWRDNTX | powerdown transmitter, active high 0x0 = Powered ON 0x1 = Powered OFF | RW | 0x1 |
3 | SIG_EN_EXT_RES | disables internal resistors 0x0 = Disabled 0x1 = Enabled | RW | 0x0 |
2:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 06CC | ||||
Physical Address | 0x4A00 26CC | Instance | CTRL_MODULE_CORE | ||
Description | Register to set the MLB's DAT IO characteristics | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DAT_NC_IN | RESERVED | DAT_PC_IN | RESERVED | DAT_REMOVE_SKEW | DAT_PWRDNRX | DAT_PWRDNTX | DAT_EN_EXT_RES | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21:16 | DAT_NC_IN | efuse trim for Nmos impedance | RW | 0x0 |
15:14 | RESERVED | R | 0x0 | |
13:8 | DAT_PC_IN | efuse trim for Pmos impedance | RW | 0x0 |
7 | RESERVED | R | 0x0 | |
6 | DAT_REMOVE_SKEW | Adjust for skew generated by the receiver due to asymmetric inputs. 0x0: skew compensation is disabled 0x1: skew compensation is enabled | RW | 0x0 |
5 | DAT_PWRDNRX | powerdown receiver, active high 0x0 = Powered ON 0x1 = Powered OFF | RW | 0x1 |
4 | DAT_PWRDNTX | powerdown transmitter, active high 0x0 = Powered ON 0x1 = Powered OFF | RW | 0x1 |
3 | DAT_EN_EXT_RES | Enable/disable internal resistors 0x0 = Disabled 0x1 = Enabled | RW | 0x0 |
2:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 06D0 | ||
Physical Address | 0x4A00 26D0 | Instance | CTRL_MODULE_CORE |
Description | Register to set the MLB's clock receiver IO and bandgap characteristics | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | T_HYSTERISIS_EN | RESERVED | BG_TRIM | BG_PWRDN | CLK_PWRDN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:17 | RESERVED | R | 0x0 | |
16 | T_HYSTERISIS_EN | Hysterisis enable 0x0: Disabled 0x1: Enabled | RW | 0x0 |
15:8 | RESERVED | R | 0x0 | |
7:2 | BG_TRIM | Trim values for MLB bandgap | RW | 0x0 |
1 | BG_PWRDN | MLB bandgap cell enable. 0x0: The MLB bandgap cell is powered (enabled) 0x1: The MLB bandgap cell is disabled | RW | 0x0 |
0 | CLK_PWRDN | Enable the MLB differential clock receiver. 0x0: MLB differential clock receiver is enabled 0x1: MLB differential clock receiver is disabled | RW | 0x1 |
Address Offset | 0x0000 07A0 | ||||
Physical Address | 0x4A00 27A0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE1_IRQ_1 | RESERVED | EVE1_IRQ_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | EVE1_IRQ_1 | RW | 0x2 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | EVE1_IRQ_0 | RW | 0x1 |
Address Offset | 0x0000 07A4 | ||||
Physical Address | 0x4A00 27A4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE1_IRQ_3 | RESERVED | EVE1_IRQ_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | EVE1_IRQ_3 | RW | 0x4 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | EVE1_IRQ_2 | RW | 0x3 |
Address Offset | 0x0000 07A8 | ||||
Physical Address | 0x4A00 27A8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE1_IRQ_5 | RESERVED | EVE1_IRQ_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | EVE1_IRQ_5 | RW | 0x6 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | EVE1_IRQ_4 | RW | 0x5 |
Address Offset | 0x0000 07AC | ||||
Physical Address | 0x4A00 27AC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE1_IRQ_7 | RESERVED | EVE1_IRQ_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | EVE1_IRQ_7 | RW | 0x8 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | EVE1_IRQ_6 | RW | 0x7 |
Address Offset | 0x0000 07B0 | ||||
Physical Address | 0x4A00 27B0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE2_IRQ_1 | RESERVED | EVE2_IRQ_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | EVE2_IRQ_1 | RW | 0x2 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | EVE2_IRQ_0 | RW | 0x1 |
Address Offset | 0x0000 07B4 | ||||
Physical Address | 0x4A00 27B4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE2_IRQ_3 | RESERVED | EVE2_IRQ_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | EVE2_IRQ_3 | RW | 0x4 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | EVE2_IRQ_2 | RW | 0x3 |
Address Offset | 0x0000 07B8 | ||||
Physical Address | 0x4A00 27B8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE2_IRQ_5 | RESERVED | EVE2_IRQ_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | EVE2_IRQ_5 | RW | 0x6 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | EVE2_IRQ_4 | RW | 0x5 |
Address Offset | 0x0000 07BC | ||||
Physical Address | 0x4A00 27BC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVE2_IRQ_7 | RESERVED | EVE2_IRQ_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | EVE2_IRQ_7 | RW | 0x8 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | EVE2_IRQ_6 | RW | 0x7 |
Address Offset | 0x0000 07E0 | ||||
Physical Address | 0x4A00 27E0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_24 | RESERVED | IPU1_IRQ_23 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_24 | RW | 0x30 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_23 | RW | 0x14 |
Address Offset | 0x0000 07E4 | ||||
Physical Address | 0x4A00 27E4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_26 | RESERVED | IPU1_IRQ_25 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_26 | RW | 0x60 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_25 | RW | 0x0 |
Address Offset | 0x0000 07E8 | ||||
Physical Address | 0x4A00 27E8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_28 | RESERVED | IPU1_IRQ_27 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_28 | RW | 0x7F | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_27 | RW | 0x7E |
Address Offset | 0x0000 07EC | ||||
Physical Address | 0x4A00 27EC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_30 | RESERVED | IPU1_IRQ_29 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_30 | RW | 0x81 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_29 | RW | 0x80 |
Address Offset | 0x0000 07F0 | ||||
Physical Address | 0x4A00 27F0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_32 | RESERVED | IPU1_IRQ_31 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_32 | RW | 0x13 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_31 | RW | 0x82 |
Address Offset | 0x0000 07F4 | ||||
Physical Address | 0x4A00 27F4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_34 | RESERVED | IPU1_IRQ_33 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_34 | RW | 0x7 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_33 | RW | 0x83 |
Address Offset | 0x0000 07F8 | ||||
Physical Address | 0x4A00 27F8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_36 | RESERVED | IPU1_IRQ_35 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_36 | RW | 0x9 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_35 | RW | 0x8 |
Address Offset | 0x0000 07FC | ||||
Physical Address | 0x4A00 27FC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_38 | RESERVED | IPU1_IRQ_37 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_38 | RW | 0x84 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_37 | RW | 0xA |
Address Offset | 0x0000 0800 | ||||
Physical Address | 0x4A00 2800 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_40 | RESERVED | IPU1_IRQ_39 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_40 | RW | 0x63 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_39 | RW | 0x62 |
Address Offset | 0x0000 0804 | ||||
Physical Address | 0x4A00 2804 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_42 | RESERVED | IPU1_IRQ_41 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_42 | RW | 0x34 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_41 | RW | 0x33 |
Address Offset | 0x0000 0808 | ||||
Physical Address | 0x4A00 2808 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_44 | RESERVED | IPU1_IRQ_43 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_44 | RW | 0x39 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_43 | RW | 0x38 |
Address Offset | 0x0000 080C | ||||
Physical Address | 0x4A00 280C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_46 | RESERVED | IPU1_IRQ_45 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_46 | RW | 0x5 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_45 | RW | 0x45 |
Address Offset | 0x0000 0810 | ||||
Physical Address | 0x4A00 2810 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_48 | RESERVED | IPU1_IRQ_47 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_48 | RW | 0xE | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_47 | RW | 0x85 |
Address Offset | 0x0000 0814 | ||||
Physical Address | 0x4A00 2814 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_50 | RESERVED | IPU1_IRQ_49 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_50 | RW | 0x86 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_49 | RW | 0x42 |
Address Offset | 0x0000 0818 | ||||
Physical Address | 0x4A00 2818 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_52 | RESERVED | IPU1_IRQ_51 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_52 | RW | 0x19 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_51 | RW | 0x18 |
Address Offset | 0x0000 081C | ||||
Physical Address | 0x4A00 281C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_54 | RESERVED | IPU1_IRQ_53 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_54 | RW | 0x23 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_53 | RW | 0x22 |
Address Offset | 0x0000 0820 | ||||
Physical Address | 0x4A00 2820 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_56 | RESERVED | IPU1_IRQ_55 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_56 | RW | 0x2A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_55 | RW | 0x28 |
Address Offset | 0x0000 0824 | ||||
Physical Address | 0x4A00 2824 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_58 | RESERVED | IPU1_IRQ_57 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_58 | RW | 0x3D | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_57 | RW | 0x3C |
Address Offset | 0x0000 0828 | ||||
Physical Address | 0x4A00 2828 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_60 | RESERVED | IPU1_IRQ_59 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_60 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_59 | RW | 0x32 |
Address Offset | 0x0000 082C | ||||
Physical Address | 0x4A00 282C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_62 | RESERVED | IPU1_IRQ_61 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_62 | RW | 0x16 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_61 | RW | 0x0 |
Address Offset | 0x0000 0830 | ||||
Physical Address | 0x4A00 2830 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_64 | RESERVED | IPU1_IRQ_63 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_64 | RW | 0x6C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_63 | RW | 0x53 |
Address Offset | 0x0000 0834 | ||||
Physical Address | 0x4A00 2834 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_66 | RESERVED | IPU1_IRQ_65 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_66 | RW | 0x4E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_65 | RW | 0x78 |
Address Offset | 0x0000 0838 | ||||
Physical Address | 0x4A00 2838 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_68 | RESERVED | IPU1_IRQ_67 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_68 | RW | 0x59 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_67 | RW | 0x51 |
Address Offset | 0x0000 083C | ||||
Physical Address | 0x4A00 283C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_70 | RESERVED | IPU1_IRQ_69 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_70 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_69 | RW | 0x0 |
Address Offset | 0x0000 0840 | ||||
Physical Address | 0x4A00 2840 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_72 | RESERVED | IPU1_IRQ_71 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_72 | RW | 0x76 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_71 | RW | 0x77 |
Address Offset | 0x0000 0844 | ||||
Physical Address | 0x4A00 2844 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_74 | RESERVED | IPU1_IRQ_73 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_74 | RW | 0x49 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_73 | RW | 0x48 |
Address Offset | 0x0000 0848 | ||||
Physical Address | 0x4A00 2848 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_76 | RESERVED | IPU1_IRQ_75 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_76 | RW | 0x57 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_75 | RW | 0x75 |
Address Offset | 0x0000 084C | ||||
Physical Address | 0x4A00 284C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_78 | RESERVED | IPU1_IRQ_77 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU1_IRQ_78 | RW | 0x3E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_77 | RW | 0x58 |
Address Offset | 0x0000 0850 | ||||
Physical Address | 0x4A00 2850 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU1_IRQ_79 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8:0 | IPU1_IRQ_79 | RW | 0x3F |
Address Offset | 0x0000 0854 | ||||
Physical Address | 0x4A00 2854 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_24 | RESERVED | IPU2_IRQ_23 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_24 | RW | 0x30 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_23 | RW | 0x14 |
Address Offset | 0x0000 0858 | ||||
Physical Address | 0x4A00 2858 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_26 | RESERVED | IPU2_IRQ_25 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_26 | RW | 0x60 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_25 | RW | 0x0 |
Address Offset | 0x0000 085C | ||||
Physical Address | 0x4A00 285C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_28 | RESERVED | IPU2_IRQ_27 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_28 | RW | 0x7F | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_27 | RW | 0x7E |
Address Offset | 0x0000 0860 | ||||
Physical Address | 0x4A00 2860 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_30 | RESERVED | IPU2_IRQ_29 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_30 | RW | 0x81 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_29 | RW | 0x80 |
Address Offset | 0x0000 0864 | ||||
Physical Address | 0x4A00 2864 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_32 | RESERVED | IPU2_IRQ_31 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_32 | RW | 0x13 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_31 | RW | 0x82 |
Address Offset | 0x0000 0868 | ||||
Physical Address | 0x4A00 2868 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_34 | RESERVED | IPU2_IRQ_33 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_34 | RW | 0x7 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_33 | RW | 0x83 |
Address Offset | 0x0000 086C | ||||
Physical Address | 0x4A00 286C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_36 | RESERVED | IPU2_IRQ_35 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_36 | RW | 0x9 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_35 | RW | 0x8 |
Address Offset | 0x0000 0870 | ||||
Physical Address | 0x4A00 2870 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_38 | RESERVED | IPU2_IRQ_37 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_38 | RW | 0x84 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_37 | RW | 0xA |
Address Offset | 0x0000 0874 | ||||
Physical Address | 0x4A00 2874 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_40 | RESERVED | IPU2_IRQ_39 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_40 | RW | 0x63 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_39 | RW | 0x62 |
Address Offset | 0x0000 0878 | ||||
Physical Address | 0x4A00 2878 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_42 | RESERVED | IPU2_IRQ_41 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_42 | RW | 0x34 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_41 | RW | 0x33 |
Address Offset | 0x0000 087C | ||||
Physical Address | 0x4A00 287C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_44 | RESERVED | IPU2_IRQ_43 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_44 | RW | 0x39 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_43 | RW | 0x38 |
Address Offset | 0x0000 0880 | ||||
Physical Address | 0x4A00 2880 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_46 | RESERVED | IPU2_IRQ_45 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_46 | RW | 0x5 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_45 | RW | 0x45 |
Address Offset | 0x0000 0884 | ||||
Physical Address | 0x4A00 2884 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_48 | RESERVED | IPU2_IRQ_47 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_48 | RW | 0xE | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_47 | RW | 0x85 |
Address Offset | 0x0000 0888 | ||||
Physical Address | 0x4A00 2888 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_50 | RESERVED | IPU2_IRQ_49 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_50 | RW | 0x86 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_49 | RW | 0x42 |
Address Offset | 0x0000 088C | ||||
Physical Address | 0x4A00 288C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_52 | RESERVED | IPU2_IRQ_51 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_52 | RW | 0x19 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_51 | RW | 0x18 |
Address Offset | 0x0000 0890 | ||||
Physical Address | 0x4A00 2890 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_54 | RESERVED | IPU2_IRQ_53 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_54 | RW | 0x23 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_53 | RW | 0x22 |
Address Offset | 0x0000 0894 | ||||
Physical Address | 0x4A00 2894 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_56 | RESERVED | IPU2_IRQ_55 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_56 | RW | 0x2A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_55 | RW | 0x28 |
Address Offset | 0x0000 0898 | ||||
Physical Address | 0x4A00 2898 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_58 | RESERVED | IPU2_IRQ_57 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_58 | RW | 0x3D | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_57 | RW | 0x3C |
Address Offset | 0x0000 089C | ||||
Physical Address | 0x4A00 289C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_60 | RESERVED | IPU2_IRQ_59 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_60 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_59 | RW | 0x32 |
Address Offset | 0x0000 08A0 | ||||
Physical Address | 0x4A00 28A0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_62 | RESERVED | IPU2_IRQ_61 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_62 | RW | 0x16 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_61 | RW | 0x0 |
Address Offset | 0x0000 08A4 | ||||
Physical Address | 0x4A00 28A4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_64 | RESERVED | IPU2_IRQ_63 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_64 | RW | 0x6C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_63 | RW | 0x53 |
Address Offset | 0x0000 08A8 | ||||
Physical Address | 0x4A00 28A8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_66 | RESERVED | IPU2_IRQ_65 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_66 | RW | 0x4E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_65 | RW | 0x78 |
Address Offset | 0x0000 08AC | ||||
Physical Address | 0x4A00 28AC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_68 | RESERVED | IPU2_IRQ_67 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_68 | RW | 0x59 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_67 | RW | 0x51 |
Address Offset | 0x0000 08B0 | ||||
Physical Address | 0x4A00 28B0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_70 | RESERVED | IPU2_IRQ_69 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_70 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_69 | RW | 0x0 |
Address Offset | 0x0000 08B4 | ||||
Physical Address | 0x4A00 28B4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_72 | RESERVED | IPU2_IRQ_71 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_72 | RW | 0x76 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_71 | RW | 0x77 |
Address Offset | 0x0000 08B8 | ||||
Physical Address | 0x4A00 28B8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_74 | RESERVED | IPU2_IRQ_73 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_74 | RW | 0x49 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_73 | RW | 0x48 |
Address Offset | 0x0000 08BC | ||||
Physical Address | 0x4A00 28BC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_76 | RESERVED | IPU2_IRQ_75 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_76 | RW | 0x57 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_75 | RW | 0x75 |
Address Offset | 0x0000 08C0 | ||||
Physical Address | 0x4A00 28C0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_78 | RESERVED | IPU2_IRQ_77 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | IPU2_IRQ_78 | RW | 0x3E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_77 | RW | 0x58 |
Address Offset | 0x0000 08C4 | ||||
Physical Address | 0x4A00 28C4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | IPU2_IRQ_79 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8:0 | IPU2_IRQ_79 | RW | 0x3F |
Address Offset | 0x0000 0948 | ||||
Physical Address | 0x4A00 2948 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_33 | RESERVED | DSP1_IRQ_32 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_33 | RW | 0x2 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_32 | RW | 0x1 |
Address Offset | 0x0000 094C | ||||
Physical Address | 0x4A00 294C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_35 | RESERVED | DSP1_IRQ_34 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_35 | RW | 0x4 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_34 | RW | 0x3 |
Address Offset | 0x0000 0950 | ||||
Physical Address | 0x4A00 2950 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_37 | RESERVED | DSP1_IRQ_36 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_37 | RW | 0x6 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_36 | RW | 0x5 |
Address Offset | 0x0000 0954 | ||||
Physical Address | 0x4A00 2954 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_39 | RESERVED | DSP1_IRQ_38 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_39 | RW | 0x8 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_38 | RW | 0x7 |
Address Offset | 0x0000 0958 | ||||
Physical Address | 0x4A00 2958 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_41 | RESERVED | DSP1_IRQ_40 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_41 | RW | 0xA | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_40 | RW | 0x9 |
Address Offset | 0x0000 095C | ||||
Physical Address | 0x4A00 295C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_43 | RESERVED | DSP1_IRQ_42 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_43 | RW | 0xC | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_42 | RW | 0xB |
Address Offset | 0x0000 0960 | ||||
Physical Address | 0x4A00 2960 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_45 | RESERVED | DSP1_IRQ_44 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_45 | RW | 0xE | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_44 | RW | 0xD |
Address Offset | 0x0000 0964 | ||||
Physical Address | 0x4A00 2964 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_47 | RESERVED | DSP1_IRQ_46 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_47 | RW | 0x10 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_46 | RW | 0xF |
Address Offset | 0x0000 0968 | ||||
Physical Address | 0x4A00 2968 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_49 | RESERVED | DSP1_IRQ_48 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_49 | RW | 0x12 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_48 | RW | 0x11 |
Address Offset | 0x0000 096C | ||||
Physical Address | 0x4A00 296C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_51 | RESERVED | DSP1_IRQ_50 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_51 | RW | 0x14 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_50 | RW | 0x13 |
Address Offset | 0x0000 0970 | ||||
Physical Address | 0x4A00 2970 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_53 | RESERVED | DSP1_IRQ_52 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_53 | RW | 0x16 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_52 | RW | 0x15 |
Address Offset | 0x0000 0974 | ||||
Physical Address | 0x4A00 2974 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_55 | RESERVED | DSP1_IRQ_54 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_55 | RW | 0x18 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_54 | RW | 0x17 |
Address Offset | 0x0000 0978 | ||||
Physical Address | 0x4A00 2978 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_57 | RESERVED | DSP1_IRQ_56 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_57 | RW | 0x1A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_56 | RW | 0x19 |
Address Offset | 0x0000 097C | ||||
Physical Address | 0x4A00 297C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_59 | RESERVED | DSP1_IRQ_58 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_59 | RW | 0x1C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_58 | RW | 0x1B |
Address Offset | 0x0000 0980 | ||||
Physical Address | 0x4A00 2980 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_61 | RESERVED | DSP1_IRQ_60 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_61 | RW | 0x1E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_60 | RW | 0x1D |
Address Offset | 0x0000 0984 | ||||
Physical Address | 0x4A00 2984 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_63 | RESERVED | DSP1_IRQ_62 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_63 | RW | 0x20 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_62 | RW | 0x1F |
Address Offset | 0x0000 0988 | ||||
Physical Address | 0x4A00 2988 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_65 | RESERVED | DSP1_IRQ_64 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_65 | RW | 0x22 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_64 | RW | 0x21 |
Address Offset | 0x0000 098C | ||||
Physical Address | 0x4A00 298C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_67 | RESERVED | DSP1_IRQ_66 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_67 | RW | 0x24 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_66 | RW | 0x23 |
Address Offset | 0x0000 0990 | ||||
Physical Address | 0x4A00 2990 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_69 | RESERVED | DSP1_IRQ_68 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_69 | RW | 0x26 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_68 | RW | 0x25 |
Address Offset | 0x0000 0994 | ||||
Physical Address | 0x4A00 2994 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_71 | RESERVED | DSP1_IRQ_70 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_71 | RW | 0x28 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_70 | RW | 0x27 |
Address Offset | 0x0000 0998 | ||||
Physical Address | 0x4A00 2998 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_73 | RESERVED | DSP1_IRQ_72 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_73 | RW | 0x2A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_72 | RW | 0x29 |
Address Offset | 0x0000 099C | ||||
Physical Address | 0x4A00 299C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_75 | RESERVED | DSP1_IRQ_74 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_75 | RW | 0x2C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_74 | RW | 0x2B |
Address Offset | 0x0000 09A0 | ||||
Physical Address | 0x4A00 29A0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_77 | RESERVED | DSP1_IRQ_76 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_77 | RW | 0x2E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_76 | RW | 0x2D |
Address Offset | 0x0000 09A4 | ||||
Physical Address | 0x4A00 29A4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_79 | RESERVED | DSP1_IRQ_78 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_79 | RW | 0x30 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_78 | RW | 0x2F |
Address Offset | 0x0000 09A8 | ||||
Physical Address | 0x4A00 29A8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_81 | RESERVED | DSP1_IRQ_80 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_81 | RW | 0x32 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_80 | RW | 0x31 |
Address Offset | 0x0000 09AC | ||||
Physical Address | 0x4A00 29AC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_83 | RESERVED | DSP1_IRQ_82 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_83 | RW | 0x34 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_82 | RW | 0x33 |
Address Offset | 0x0000 09B0 | ||||
Physical Address | 0x4A00 29B0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_85 | RESERVED | DSP1_IRQ_84 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_85 | RW | 0x36 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_84 | RW | 0x35 |
Address Offset | 0x0000 09B4 | ||||
Physical Address | 0x4A00 29B4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_87 | RESERVED | DSP1_IRQ_86 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_87 | RW | 0x38 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_86 | RW | 0x37 |
Address Offset | 0x0000 09B8 | ||||
Physical Address | 0x4A00 29B8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_89 | RESERVED | DSP1_IRQ_88 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_89 | RW | 0x3A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_88 | RW | 0x39 |
Address Offset | 0x0000 09BC | ||||
Physical Address | 0x4A00 29BC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_91 | RESERVED | DSP1_IRQ_90 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_91 | RW | 0x3C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_90 | RW | 0x3B |
Address Offset | 0x0000 09C0 | ||||
Physical Address | 0x4A00 29C0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_93 | RESERVED | DSP1_IRQ_92 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_93 | RW | 0x3E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_92 | RW | 0x3D |
Address Offset | 0x0000 09C4 | ||||
Physical Address | 0x4A00 29C4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP1_IRQ_95 | RESERVED | DSP1_IRQ_94 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP1_IRQ_95 | RW | 0x40 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP1_IRQ_94 | RW | 0x3F |
Address Offset | 0x0000 09C8 | ||||
Physical Address | 0x4A00 29C8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_33 | RESERVED | DSP2_IRQ_32 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_33 | RW | 0x2 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_32 | RW | 0x1 |
Address Offset | 0x0000 09CC | ||||
Physical Address | 0x4A00 29CC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_35 | RESERVED | DSP2_IRQ_34 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_35 | RW | 0x4 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_34 | RW | 0x3 |
Address Offset | 0x0000 09D0 | ||||
Physical Address | 0x4A00 29D0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_37 | RESERVED | DSP2_IRQ_36 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_37 | RW | 0x6 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_36 | RW | 0x5 |
Address Offset | 0x0000 09D4 | ||||
Physical Address | 0x4A00 29D4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_39 | RESERVED | DSP2_IRQ_38 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_39 | RW | 0x8 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_38 | RW | 0x7 |
Address Offset | 0x0000 09D8 | ||||
Physical Address | 0x4A00 29D8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_41 | RESERVED | DSP2_IRQ_40 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_41 | RW | 0xA | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_40 | RW | 0x9 |
Address Offset | 0x0000 09DC | ||||
Physical Address | 0x4A00 29DC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_43 | RESERVED | DSP2_IRQ_42 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_43 | RW | 0xC | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_42 | RW | 0xB |
Address Offset | 0x0000 09E0 | ||||
Physical Address | 0x4A00 29E0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_45 | RESERVED | DSP2_IRQ_44 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_45 | RW | 0xE | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_44 | RW | 0xD |
Address Offset | 0x0000 09E4 | ||||
Physical Address | 0x4A00 29E4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_47 | RESERVED | DSP2_IRQ_46 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_47 | RW | 0x10 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_46 | RW | 0xF |
Address Offset | 0x0000 09E8 | ||||
Physical Address | 0x4A00 29E8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_49 | RESERVED | DSP2_IRQ_48 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_49 | RW | 0x12 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_48 | RW | 0x11 |
Address Offset | 0x0000 09EC | ||||
Physical Address | 0x4A00 29EC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_51 | RESERVED | DSP2_IRQ_50 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_51 | RW | 0x14 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_50 | RW | 0x13 |
Address Offset | 0x0000 09F0 | ||||
Physical Address | 0x4A00 29F0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_53 | RESERVED | DSP2_IRQ_52 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_53 | RW | 0x16 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_52 | RW | 0x15 |
Address Offset | 0x0000 09F4 | ||||
Physical Address | 0x4A00 29F4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_55 | RESERVED | DSP2_IRQ_54 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_55 | RW | 0x18 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_54 | RW | 0x17 |
Address Offset | 0x0000 09F8 | ||||
Physical Address | 0x4A00 29F8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_57 | RESERVED | DSP2_IRQ_56 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_57 | RW | 0x1A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_56 | RW | 0x19 |
Address Offset | 0x0000 09FC | ||||
Physical Address | 0x4A00 29FC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_59 | RESERVED | DSP2_IRQ_58 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_59 | RW | 0x1C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_58 | RW | 0x1B |
Address Offset | 0x0000 0A00 | ||||
Physical Address | 0x4A00 2A00 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_61 | RESERVED | DSP2_IRQ_60 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_61 | RW | 0x1E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_60 | RW | 0x1D |
Address Offset | 0x0000 0A04 | ||||
Physical Address | 0x4A00 2A04 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_63 | RESERVED | DSP2_IRQ_62 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_63 | RW | 0x20 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_62 | RW | 0x1F |
Address Offset | 0x0000 0A08 | ||||
Physical Address | 0x4A00 2A08 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_65 | RESERVED | DSP2_IRQ_64 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_65 | RW | 0x22 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_64 | RW | 0x21 |
Address Offset | 0x0000 0A0C | ||||
Physical Address | 0x4A00 2A0C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_67 | RESERVED | DSP2_IRQ_66 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_67 | RW | 0x24 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_66 | RW | 0x23 |
Address Offset | 0x0000 0A10 | ||||
Physical Address | 0x4A00 2A10 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_69 | RESERVED | DSP2_IRQ_68 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_69 | RW | 0x26 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_68 | RW | 0x25 |
Address Offset | 0x0000 0A14 | ||||
Physical Address | 0x4A00 2A14 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_71 | RESERVED | DSP2_IRQ_70 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_71 | RW | 0x28 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_70 | RW | 0x27 |
Address Offset | 0x0000 0A18 | ||||
Physical Address | 0x4A00 2A18 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_73 | RESERVED | DSP2_IRQ_72 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_73 | RW | 0x2A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_72 | RW | 0x29 |
Address Offset | 0x0000 0A1C | ||||
Physical Address | 0x4A00 2A1C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_75 | RESERVED | DSP2_IRQ_74 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_75 | RW | 0x2C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_74 | RW | 0x2B |
Address Offset | 0x0000 0A20 | ||||
Physical Address | 0x4A00 2A20 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_77 | RESERVED | DSP2_IRQ_76 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_77 | RW | 0x2E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_76 | RW | 0x2D |
Address Offset | 0x0000 0A24 | ||||
Physical Address | 0x4A00 2A24 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_79 | RESERVED | DSP2_IRQ_78 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_79 | RW | 0x30 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_78 | RW | 0x2F |
Address Offset | 0x0000 0A28 | ||||
Physical Address | 0x4A00 2A28 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_81 | RESERVED | DSP2_IRQ_80 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_81 | RW | 0x32 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_80 | RW | 0x31 |
Address Offset | 0x0000 0A2C | ||||
Physical Address | 0x4A00 2A2C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_83 | RESERVED | DSP2_IRQ_82 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_83 | RW | 0x34 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_82 | RW | 0x33 |
Address Offset | 0x0000 0A30 | ||||
Physical Address | 0x4A00 2A30 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_85 | RESERVED | DSP2_IRQ_84 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_85 | RW | 0x36 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_84 | RW | 0x35 |
Address Offset | 0x0000 0A34 | ||||
Physical Address | 0x4A00 2A34 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_87 | RESERVED | DSP2_IRQ_86 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_87 | RW | 0x38 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_86 | RW | 0x37 |
Address Offset | 0x0000 0A38 | ||||
Physical Address | 0x4A00 2A38 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_89 | RESERVED | DSP2_IRQ_88 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_89 | RW | 0x3A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_88 | RW | 0x39 |
Address Offset | 0x0000 0A3C | ||||
Physical Address | 0x4A00 2A3C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_91 | RESERVED | DSP2_IRQ_90 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_91 | RW | 0x3C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_90 | RW | 0x3B |
Address Offset | 0x0000 0A40 | ||||
Physical Address | 0x4A00 2A40 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_93 | RESERVED | DSP2_IRQ_92 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_93 | RW | 0x3E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_92 | RW | 0x3D |
Address Offset | 0x0000 0A44 | ||||
Physical Address | 0x4A00 2A44 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DSP2_IRQ_95 | RESERVED | DSP2_IRQ_94 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | DSP2_IRQ_95 | RW | 0x40 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | DSP2_IRQ_94 | RW | 0x3F |
Address Offset | 0x0000 0A48 | ||||
Physical Address | 0x4A00 2A48 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_7 | RESERVED | MPU_IRQ_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_7 | RW | 0x2 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_4 | RW | 0x1 |
Address Offset | 0x0000 0A4C | ||||
Physical Address | 0x4A00 2A4C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_9 | RESERVED | MPU_IRQ_8 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_9 | RW | 0x4 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_8 | RW | 0x3 |
Address Offset | 0x0000 0A50 | ||||
Physical Address | 0x4A00 2A50 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_11 | RESERVED | MPU_IRQ_10 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_11 | RW | 0x6 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_10 | Note: NOTE: This bit field is not functional | RW | 0x5 |
Address Offset | 0x0000 0A54 | ||||
Physical Address | 0x4A00 2A54 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_13 | RESERVED | MPU_IRQ_12 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_13 | RW | 0x8 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_12 | RW | 0x7 |
Address Offset | 0x0000 0A58 | ||||
Physical Address | 0x4A00 2A58 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_15 | RESERVED | MPU_IRQ_14 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_15 | RW | 0xA | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_14 | RW | 0x9 |
Address Offset | 0x0000 0A5C | ||||
Physical Address | 0x4A00 2A5C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_17 | RESERVED | MPU_IRQ_16 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_17 | RW | 0xC | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_16 | RW | 0xB |
Address Offset | 0x0000 0A60 | ||||
Physical Address | 0x4A00 2A60 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_19 | RESERVED | MPU_IRQ_18 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_19 | RW | 0xE | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_18 | RW | 0xD |
Address Offset | 0x0000 0A64 | ||||
Physical Address | 0x4A00 2A64 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_21 | RESERVED | MPU_IRQ_20 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_21 | RW | 0x10 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_20 | RW | 0xF |
Address Offset | 0x0000 0A68 | ||||
Physical Address | 0x4A00 2A68 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_23 | RESERVED | MPU_IRQ_22 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_23 | RW | 0x12 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_22 | RW | 0x11 |
Address Offset | 0x0000 0A6C | ||||
Physical Address | 0x4A00 2A6C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_25 | RESERVED | MPU_IRQ_24 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_25 | RW | 0x14 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_24 | RW | 0x13 |
Address Offset | 0x0000 0A70 | ||||
Physical Address | 0x4A00 2A70 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_27 | RESERVED | MPU_IRQ_26 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_27 | RW | 0x16 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_26 | RW | 0x15 |
Address Offset | 0x0000 0A74 | ||||
Physical Address | 0x4A00 2A74 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_29 | RESERVED | MPU_IRQ_28 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_29 | RW | 0x18 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_28 | RW | 0x17 |
Address Offset | 0x0000 0A78 | ||||
Physical Address | 0x4A00 2A78 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_31 | RESERVED | MPU_IRQ_30 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_31 | RW | 0x1A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_30 | RW | 0x19 |
Address Offset | 0x0000 0A7C | ||||
Physical Address | 0x4A00 2A7C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_33 | RESERVED | MPU_IRQ_32 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_33 | RW | 0x1C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_32 | RW | 0x1B |
Address Offset | 0x0000 0A80 | ||||
Physical Address | 0x4A00 2A80 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_35 | RESERVED | MPU_IRQ_34 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_35 | RW | 0x1E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_34 | RW | 0x1D |
Address Offset | 0x0000 0A84 | ||||
Physical Address | 0x4A00 2A84 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_37 | RESERVED | MPU_IRQ_36 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_37 | RW | 0x20 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_36 | RW | 0x1F |
Address Offset | 0x0000 0A88 | ||||
Physical Address | 0x4A00 2A88 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_39 | RESERVED | MPU_IRQ_38 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_39 | RW | 0x22 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_38 | RW | 0x21 |
Address Offset | 0x0000 0A8C | ||||
Physical Address | 0x4A00 2A8C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_41 | RESERVED | MPU_IRQ_40 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_41 | RW | 0x24 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_40 | RW | 0x23 |
Address Offset | 0x0000 0A90 | ||||
Physical Address | 0x4A00 2A90 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_43 | RESERVED | MPU_IRQ_42 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_43 | RW | 0x26 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_42 | RW | 0x25 |
Address Offset | 0x0000 0A94 | ||||
Physical Address | 0x4A00 2A94 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_45 | RESERVED | MPU_IRQ_44 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_45 | RW | 0x28 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_44 | RW | 0x27 |
Address Offset | 0x0000 0A98 | ||||
Physical Address | 0x4A00 2A98 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_47 | RESERVED | MPU_IRQ_46 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_47 | RW | 0x2A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_46 | RW | 0x29 |
Address Offset | 0x0000 0A9C | ||||
Physical Address | 0x4A00 2A9C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_49 | RESERVED | MPU_IRQ_48 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_49 | RW | 0x2C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_48 | RW | 0x2B |
Address Offset | 0x0000 0AA0 | ||||
Physical Address | 0x4A00 2AA0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_51 | RESERVED | MPU_IRQ_50 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_51 | RW | 0x2E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_50 | RW | 0x2D |
Address Offset | 0x0000 0AA4 | ||||
Physical Address | 0x4A00 2AA4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_53 | RESERVED | MPU_IRQ_52 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_53 | RW | 0x30 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_52 | RW | 0x2F |
Address Offset | 0x0000 0AA8 | ||||
Physical Address | 0x4A00 2AA8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_55 | RESERVED | MPU_IRQ_54 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_55 | RW | 0x32 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_54 | RW | 0x31 |
Address Offset | 0x0000 0AAC | ||||
Physical Address | 0x4A00 2AAC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_57 | RESERVED | MPU_IRQ_56 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_57 | RW | 0x34 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_56 | RW | 0x33 |
Address Offset | 0x0000 0AB0 | ||||
Physical Address | 0x4A00 2AB0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_59 | RESERVED | MPU_IRQ_58 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_59 | RW | 0x36 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_58 | RW | 0x35 |
Address Offset | 0x0000 0AB4 | ||||
Physical Address | 0x4A00 2AB4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_61 | RESERVED | MPU_IRQ_60 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_61 | RW | 0x38 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_60 | RW | 0x37 |
Address Offset | 0x0000 0AB8 | ||||
Physical Address | 0x4A00 2AB8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_63 | RESERVED | MPU_IRQ_62 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_63 | RW | 0x3A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_62 | RW | 0x39 |
Address Offset | 0x0000 0ABC | ||||
Physical Address | 0x4A00 2ABC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_65 | RESERVED | MPU_IRQ_64 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_65 | RW | 0x3C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_64 | RW | 0x3B |
Address Offset | 0x0000 0AC0 | ||||
Physical Address | 0x4A00 2AC0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_67 | RESERVED | MPU_IRQ_66 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_67 | RW | 0x3E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_66 | RW | 0x3D |
Address Offset | 0x0000 0AC4 | ||||
Physical Address | 0x4A00 2AC4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_69 | RESERVED | MPU_IRQ_68 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_69 | RW | 0x40 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_68 | RW | 0x3F |
Address Offset | 0x0000 0AC8 | ||||
Physical Address | 0x4A00 2AC8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_71 | RESERVED | MPU_IRQ_70 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_71 | RW | 0x42 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_70 | RW | 0x41 |
Address Offset | 0x0000 0ACC | ||||
Physical Address | 0x4A00 2ACC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_73 | RESERVED | MPU_IRQ_72 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_73 | RW | 0x44 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_72 | RW | 0x43 |
Address Offset | 0x0000 0AD0 | ||||
Physical Address | 0x4A00 2AD0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_75 | RESERVED | MPU_IRQ_74 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_75 | RW | 0x46 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_74 | RW | 0x45 |
Address Offset | 0x0000 0AD4 | ||||
Physical Address | 0x4A00 2AD4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_77 | RESERVED | MPU_IRQ_76 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_77 | RW | 0x48 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_76 | RW | 0x47 |
Address Offset | 0x0000 0AD8 | ||||
Physical Address | 0x4A00 2AD8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_79 | RESERVED | MPU_IRQ_78 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_79 | RW | 0x4A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_78 | RW | 0x49 |
Address Offset | 0x0000 0ADC | ||||
Physical Address | 0x4A00 2ADC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_81 | RESERVED | MPU_IRQ_80 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_81 | RW | 0x4C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_80 | RW | 0x4B |
Address Offset | 0x0000 0AE0 | ||||
Physical Address | 0x4A00 2AE0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_83 | RESERVED | MPU_IRQ_82 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_83 | RW | 0x4E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_82 | RW | 0x4D |
Address Offset | 0x0000 0AE4 | ||||
Physical Address | 0x4A00 2AE4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_85 | RESERVED | MPU_IRQ_84 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_85 | RW | 0x50 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_84 | RW | 0x4F |
Address Offset | 0x0000 0AE8 | ||||
Physical Address | 0x4A00 2AE8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_87 | RESERVED | MPU_IRQ_86 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_87 | RW | 0x52 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_86 | RW | 0x51 |
Address Offset | 0x0000 0AEC | ||||
Physical Address | 0x4A00 2AEC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_89 | RESERVED | MPU_IRQ_88 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_89 | RW | 0x54 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_88 | RW | 0x53 |
Address Offset | 0x0000 0AF0 | ||||
Physical Address | 0x4A00 2AF0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_91 | RESERVED | MPU_IRQ_90 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_91 | RW | 0x56 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_90 | RW | 0x55 |
Address Offset | 0x0000 0AF4 | ||||
Physical Address | 0x4A00 2AF4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_93 | RESERVED | MPU_IRQ_92 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_93 | RW | 0x58 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_92 | RW | 0x57 |
Address Offset | 0x0000 0AF8 | ||||
Physical Address | 0x4A00 2AF8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_95 | RESERVED | MPU_IRQ_94 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_95 | RW | 0x5A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_94 | RW | 0x59 |
Address Offset | 0x0000 0AFC | ||||
Physical Address | 0x4A00 2AFC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_97 | RESERVED | MPU_IRQ_96 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_97 | RW | 0x5C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_96 | RW | 0x5B |
Address Offset | 0x0000 0B00 | ||||
Physical Address | 0x4A00 2B00 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_99 | RESERVED | MPU_IRQ_98 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_99 | RW | 0x5E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_98 | RW | 0x5D |
Address Offset | 0x0000 0B04 | ||||
Physical Address | 0x4A00 2B04 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_101 | RESERVED | MPU_IRQ_100 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_101 | RW | 0x60 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_100 | RW | 0x18B |
Address Offset | 0x0000 0B08 | ||||
Physical Address | 0x4A00 2B08 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_103 | RESERVED | MPU_IRQ_102 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_103 | RW | 0x62 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_102 | RW | 0x61 |
Address Offset | 0x0000 0B0C | ||||
Physical Address | 0x4A00 2B0C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_105 | RESERVED | MPU_IRQ_104 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_105 | RW | 0x64 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_104 | RW | 0x63 |
Address Offset | 0x0000 0B10 | ||||
Physical Address | 0x4A00 2B10 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_107 | RESERVED | MPU_IRQ_106 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_107 | RW | 0x66 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_106 | RW | 0x65 |
Address Offset | 0x0000 0B14 | ||||
Physical Address | 0x4A00 2B14 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_109 | RESERVED | MPU_IRQ_108 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_109 | RW | 0x68 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_108 | RW | 0x67 |
Address Offset | 0x0000 0B18 | ||||
Physical Address | 0x4A00 2B18 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_111 | RESERVED | MPU_IRQ_110 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_111 | RW | 0x6A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_110 | RW | 0x69 |
Address Offset | 0x0000 0B1C | ||||
Physical Address | 0x4A00 2B1C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_113 | RESERVED | MPU_IRQ_112 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_113 | RW | 0x6C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_112 | RW | 0x6B |
Address Offset | 0x0000 0B20 | ||||
Physical Address | 0x4A00 2B20 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_115 | RESERVED | MPU_IRQ_114 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_115 | RW | 0x6E | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_114 | RW | 0x6D |
Address Offset | 0x0000 0B24 | ||||
Physical Address | 0x4A00 2B24 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_117 | RESERVED | MPU_IRQ_116 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_117 | RW | 0x70 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_116 | RW | 0x6F |
Address Offset | 0x0000 0B28 | ||||
Physical Address | 0x4A00 2B28 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_119 | RESERVED | MPU_IRQ_118 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_119 | RW | 0x72 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_118 | RW | 0x71 |
Address Offset | 0x0000 0B2C | ||||
Physical Address | 0x4A00 2B2C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_121 | RESERVED | MPU_IRQ_120 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_121 | RW | 0x74 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_120 | RW | 0x73 |
Address Offset | 0x0000 0B30 | ||||
Physical Address | 0x4A00 2B30 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_123 | RESERVED | MPU_IRQ_122 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_123 | RW | 0x76 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_122 | RW | 0x75 |
Address Offset | 0x0000 0B34 | ||||
Physical Address | 0x4A00 2B34 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_125 | RESERVED | MPU_IRQ_124 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_125 | RW | 0x78 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_124 | RW | 0x77 |
Address Offset | 0x0000 0B38 | ||||
Physical Address | 0x4A00 2B38 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_127 | RESERVED | MPU_IRQ_126 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_127 | RW | 0x7A | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_126 | RW | 0x79 |
Address Offset | 0x0000 0B3C | ||||
Physical Address | 0x4A00 2B3C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_129 | RESERVED | MPU_IRQ_128 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_129 | RW | 0x7C | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_128 | RW | 0x7B |
Address Offset | 0x0000 0B40 | ||||
Physical Address | 0x4A00 2B40 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_133 | RESERVED | MPU_IRQ_130 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_133 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_130 | RW | 0x7D |
Address Offset | 0x0000 0B44 | ||||
Physical Address | 0x4A00 2B44 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_135 | RESERVED | MPU_IRQ_134 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_135 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_134 | RW | 0x0 |
Address Offset | 0x0000 0B48 | ||||
Physical Address | 0x4A00 2B48 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_137 | RESERVED | MPU_IRQ_136 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_137 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_136 | RW | 0x0 |
Address Offset | 0x0000 0B4C | ||||
Physical Address | 0x4A00 2B4C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_139 | RESERVED | MPU_IRQ_138 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_139 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_138 | RW | 0x0 |
Address Offset | 0x0000 0B50 | ||||
Physical Address | 0x4A00 2B50 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_141 | RESERVED | MPU_IRQ_140 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_141 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_140 | RW | 0x0 |
Address Offset | 0x0000 0B54 | ||||
Physical Address | 0x4A00 2B54 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_143 | RESERVED | MPU_IRQ_142 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_143 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_142 | RW | 0x0 |
Address Offset | 0x0000 0B58 | ||||
Physical Address | 0x4A00 2B58 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_145 | RESERVED | MPU_IRQ_144 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_145 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_144 | RW | 0x0 |
Address Offset | 0x0000 0B5C | ||||
Physical Address | 0x4A00 2B5C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_147 | RESERVED | MPU_IRQ_146 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_147 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_146 | RW | 0x0 |
Address Offset | 0x0000 0B60 | ||||
Physical Address | 0x4A00 2B60 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_149 | RESERVED | MPU_IRQ_148 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_149 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_148 | RW | 0x0 |
Address Offset | 0x0000 0B64 | ||||
Physical Address | 0x4A00 2B64 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_151 | RESERVED | MPU_IRQ_150 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_151 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_150 | RW | 0x0 |
Address Offset | 0x0000 0B68 | ||||
Physical Address | 0x4A00 2B68 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_153 | RESERVED | MPU_IRQ_152 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_153 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_152 | RW | 0x0 |
Address Offset | 0x0000 0B6C | ||||
Physical Address | 0x4A00 2B6C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_155 | RESERVED | MPU_IRQ_154 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_155 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_154 | RW | 0x0 |
Address Offset | 0x0000 0B70 | ||||
Physical Address | 0x4A00 2B70 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_157 | RESERVED | MPU_IRQ_156 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_157 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_156 | RW | 0x0 |
Address Offset | 0x0000 0B74 | ||||
Physical Address | 0x4A00 2B74 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MPU_IRQ_159 | RESERVED | MPU_IRQ_158 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | MPU_IRQ_159 | RW | 0x0 | |
15:9 | RESERVED | R | 0x0 | |
8:0 | MPU_IRQ_158 | RW | 0x0 |
Address Offset | 0x0000 0B78 | ||||
Physical Address | 0x4A00 2B78 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_1_IRQ_1 | RESERVED | DMA_SYSTEM_DREQ_0_IRQ_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_1_IRQ_1 | RW | 0x2 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_0_IRQ_0 | RW | 0x1 |
Address Offset | 0x0000 0B7C | ||||
Physical Address | 0x4A00 2B7C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_3_IRQ_3 | RESERVED | DMA_SYSTEM_DREQ_2_IRQ_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_3_IRQ_3 | RW | 0x4 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_2_IRQ_2 | RW | 0x3 |
Address Offset | 0x0000 0B80 | ||||
Physical Address | 0x4A00 2B80 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_5_IRQ_5 | RESERVED | DMA_SYSTEM_DREQ_4_IRQ_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_5_IRQ_5 | RW | 0x6 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_4_IRQ_4 | RW | 0x5 |
Address Offset | 0x0000 0B84 | ||||
Physical Address | 0x4A00 2B84 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_7_IRQ_7 | RESERVED | DMA_SYSTEM_DREQ_6_IRQ_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_7_IRQ_7 | RW | 0x8 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_6_IRQ_6 | RW | 0x7 |
Address Offset | 0x0000 0B88 | ||||
Physical Address | 0x4A00 2B88 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_9_IRQ_9 | RESERVED | DMA_SYSTEM_DREQ_8_IRQ_8 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_9_IRQ_9 | RW | 0xA | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_8_IRQ_8 | RW | 0x9 |
Address Offset | 0x0000 0B8C | ||||
Physical Address | 0x4A00 2B8C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_11_IRQ_11 | RESERVED | DMA_SYSTEM_DREQ_10_IRQ_10 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_11_IRQ_11 | RW | 0xC | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_10_IRQ_10 | RW | 0xB |
Address Offset | 0x0000 0B90 | ||||
Physical Address | 0x4A00 2B90 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_13_IRQ_13 | RESERVED | DMA_SYSTEM_DREQ_12_IRQ_12 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_13_IRQ_13 | RW | 0xE | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_12_IRQ_12 | RW | 0xD |
Address Offset | 0x0000 0B94 | ||||
Physical Address | 0x4A00 2B94 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_15_IRQ_15 | RESERVED | DMA_SYSTEM_DREQ_14_IRQ_14 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_15_IRQ_15 | RW | 0x10 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_14_IRQ_14 | RW | 0xF |
Address Offset | 0x0000 0B98 | ||||
Physical Address | 0x4A00 2B98 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_17_IRQ_17 | RESERVED | DMA_SYSTEM_DREQ_16_IRQ_16 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_17_IRQ_17 | RW | 0x12 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_16_IRQ_16 | RW | 0x11 |
Address Offset | 0x0000 0B9C | ||||
Physical Address | 0x4A00 2B9C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_19_IRQ_19 | RESERVED | DMA_SYSTEM_DREQ_18_IRQ_18 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_19_IRQ_19 | RW | 0x14 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_18_IRQ_18 | RW | 0x13 |
Address Offset | 0x0000 0BA0 | ||||
Physical Address | 0x4A00 2BA0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_21_IRQ_21 | RESERVED | DMA_SYSTEM_DREQ_20_IRQ_20 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_21_IRQ_21 | RW | 0x16 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_20_IRQ_20 | RW | 0x15 |
Address Offset | 0x0000 0BA4 | ||||
Physical Address | 0x4A00 2BA4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_23_IRQ_23 | RESERVED | DMA_SYSTEM_DREQ_22_IRQ_22 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_23_IRQ_23 | RW | 0x18 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_22_IRQ_22 | RW | 0x17 |
Address Offset | 0x0000 0BA8 | ||||
Physical Address | 0x4A00 2BA8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_25_IRQ_25 | RESERVED | DMA_SYSTEM_DREQ_24_IRQ_24 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_25_IRQ_25 | RW | 0x1A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_24_IRQ_24 | RW | 0x19 |
Address Offset | 0x0000 0BAC | ||||
Physical Address | 0x4A00 2BAC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_27_IRQ_27 | RESERVED | DMA_SYSTEM_DREQ_26_IRQ_26 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_27_IRQ_27 | RW | 0x1C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_26_IRQ_26 | RW | 0x1B |
Address Offset | 0x0000 0BB0 | ||||
Physical Address | 0x4A00 2BB0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_29_IRQ_29 | RESERVED | DMA_SYSTEM_DREQ_28_IRQ_28 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_29_IRQ_29 | RW | 0x1E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_28_IRQ_28 | RW | 0x1D |
Address Offset | 0x0000 0BB4 | ||||
Physical Address | 0x4A00 2BB4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_31_IRQ_31 | RESERVED | DMA_SYSTEM_DREQ_30_IRQ_30 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_31_IRQ_31 | RW | 0x20 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_30_IRQ_30 | RW | 0x1F |
Address Offset | 0x0000 0BB8 | ||||
Physical Address | 0x4A00 2BB8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_33_IRQ_33 | RESERVED | DMA_SYSTEM_DREQ_32_IRQ_32 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_33_IRQ_33 | RW | 0x22 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_32_IRQ_32 | RW | 0x21 |
Address Offset | 0x0000 0BBC | ||||
Physical Address | 0x4A00 2BBC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_35_IRQ_35 | RESERVED | DMA_SYSTEM_DREQ_34_IRQ_34 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_35_IRQ_35 | RW | 0x24 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_34_IRQ_34 | RW | 0x23 |
Address Offset | 0x0000 0BC0 | ||||
Physical Address | 0x4A00 2BC0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_37_IRQ_37 | RESERVED | DMA_SYSTEM_DREQ_36_IRQ_36 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_37_IRQ_37 | RW | 0x26 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_36_IRQ_36 | RW | 0x25 |
Address Offset | 0x0000 0BC4 | ||||
Physical Address | 0x4A00 2BC4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_39_IRQ_39 | RESERVED | DMA_SYSTEM_DREQ_38_IRQ_38 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_39_IRQ_39 | RW | 0x28 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_38_IRQ_38 | RW | 0x27 |
Address Offset | 0x0000 0BC8 | ||||
Physical Address | 0x4A00 2BC8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_41_IRQ_41 | RESERVED | DMA_SYSTEM_DREQ_40_IRQ_40 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_41_IRQ_41 | RW | 0x2A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_40_IRQ_40 | RW | 0x29 |
Address Offset | 0x0000 0BCC | ||||
Physical Address | 0x4A00 2BCC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_43_IRQ_43 | RESERVED | DMA_SYSTEM_DREQ_42_IRQ_42 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_43_IRQ_43 | RW | 0x2C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_42_IRQ_42 | RW | 0x2B |
Address Offset | 0x0000 0BD0 | ||||
Physical Address | 0x4A00 2BD0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_45_IRQ_45 | RESERVED | DMA_SYSTEM_DREQ_44_IRQ_44 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_45_IRQ_45 | RW | 0x2E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_44_IRQ_44 | RW | 0x2D |
Address Offset | 0x0000 0BD4 | ||||
Physical Address | 0x4A00 2BD4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_47_IRQ_47 | RESERVED | DMA_SYSTEM_DREQ_46_IRQ_46 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_47_IRQ_47 | RW | 0x30 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_46_IRQ_46 | RW | 0x2F |
Address Offset | 0x0000 0BD8 | ||||
Physical Address | 0x4A00 2BD8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_49_IRQ_49 | RESERVED | DMA_SYSTEM_DREQ_48_IRQ_48 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_49_IRQ_49 | RW | 0x32 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_48_IRQ_48 | RW | 0x31 |
Address Offset | 0x0000 0BDC | ||||
Physical Address | 0x4A00 2BDC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_51_IRQ_51 | RESERVED | DMA_SYSTEM_DREQ_50_IRQ_50 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_51_IRQ_51 | RW | 0x34 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_50_IRQ_50 | RW | 0x33 |
Address Offset | 0x0000 0BE0 | ||||
Physical Address | 0x4A00 2BE0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_53_IRQ_53 | RESERVED | DMA_SYSTEM_DREQ_52_IRQ_52 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_53_IRQ_53 | RW | 0x36 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_52_IRQ_52 | RW | 0x35 |
Address Offset | 0x0000 0BE4 | ||||
Physical Address | 0x4A00 2BE4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_55_IRQ_55 | RESERVED | DMA_SYSTEM_DREQ_54_IRQ_54 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_55_IRQ_55 | RW | 0x38 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_54_IRQ_54 | RW | 0x37 |
Address Offset | 0x0000 0BE8 | ||||
Physical Address | 0x4A00 2BE8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_57_IRQ_57 | RESERVED | DMA_SYSTEM_DREQ_56_IRQ_56 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_57_IRQ_57 | RW | 0x3A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_56_IRQ_56 | RW | 0x39 |
Address Offset | 0x0000 0BEC | ||||
Physical Address | 0x4A00 2BEC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_59_IRQ_59 | RESERVED | DMA_SYSTEM_DREQ_58_IRQ_58 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_59_IRQ_59 | RW | 0x3C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_58_IRQ_58 | RW | 0x3B |
Address Offset | 0x0000 0BF0 | ||||
Physical Address | 0x4A00 2BF0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_61_IRQ_61 | RESERVED | DMA_SYSTEM_DREQ_60_IRQ_60 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_61_IRQ_61 | RW | 0x3E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_60_IRQ_60 | RW | 0x3D |
Address Offset | 0x0000 0BF4 | ||||
Physical Address | 0x4A00 2BF4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_63_IRQ_63 | RESERVED | DMA_SYSTEM_DREQ_62_IRQ_62 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_63_IRQ_63 | RW | 0x40 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_62_IRQ_62 | RW | 0x3F |
Address Offset | 0x0000 0BF8 | ||||
Physical Address | 0x4A00 2BF8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_65_IRQ_65 | RESERVED | DMA_SYSTEM_DREQ_64_IRQ_64 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_65_IRQ_65 | RW | 0x42 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_64_IRQ_64 | RW | 0x41 |
Address Offset | 0x0000 0BFC | ||||
Physical Address | 0x4A00 2BFC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_67_IRQ_67 | RESERVED | DMA_SYSTEM_DREQ_66_IRQ_66 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_67_IRQ_67 | RW | 0x44 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_66_IRQ_66 | RW | 0x43 |
Address Offset | 0x0000 0C00 | ||||
Physical Address | 0x4A00 2C00 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_69_IRQ_69 | RESERVED | DMA_SYSTEM_DREQ_68_IRQ_68 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_69_IRQ_69 | RW | 0x46 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_68_IRQ_68 | RW | 0x45 |
Address Offset | 0x0000 0C04 | ||||
Physical Address | 0x4A00 2C04 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_71_IRQ_71 | RESERVED | DMA_SYSTEM_DREQ_70_IRQ_70 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_71_IRQ_71 | RW | 0x48 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_70_IRQ_70 | RW | 0x47 |
Address Offset | 0x0000 0C08 | ||||
Physical Address | 0x4A00 2C08 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_73_IRQ_73 | RESERVED | DMA_SYSTEM_DREQ_72_IRQ_72 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_73_IRQ_73 | RW | 0x4A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_72_IRQ_72 | RW | 0x49 |
Address Offset | 0x0000 0C0C | ||||
Physical Address | 0x4A00 2C0C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_75_IRQ_75 | RESERVED | DMA_SYSTEM_DREQ_74_IRQ_74 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_75_IRQ_75 | RW | 0x4C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_74_IRQ_74 | RW | 0x4B |
Address Offset | 0x0000 0C10 | ||||
Physical Address | 0x4A00 2C10 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_77_IRQ_77 | RESERVED | DMA_SYSTEM_DREQ_76_IRQ_76 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_77_IRQ_77 | RW | 0x4E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_76_IRQ_76 | RW | 0x4D |
Address Offset | 0x0000 0C14 | ||||
Physical Address | 0x4A00 2C14 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_79_IRQ_79 | RESERVED | DMA_SYSTEM_DREQ_78_IRQ_78 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_79_IRQ_79 | RW | 0x50 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_78_IRQ_78 | RW | 0x4F |
Address Offset | 0x0000 0C18 | ||||
Physical Address | 0x4A00 2C18 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_81_IRQ_81 | RESERVED | DMA_SYSTEM_DREQ_80_IRQ_80 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_81_IRQ_81 | RW | 0x52 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_80_IRQ_80 | RW | 0x51 |
Address Offset | 0x0000 0C1C | ||||
Physical Address | 0x4A00 2C1C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_83_IRQ_83 | RESERVED | DMA_SYSTEM_DREQ_82_IRQ_82 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_83_IRQ_83 | RW | 0x54 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_82_IRQ_82 | RW | 0x53 |
Address Offset | 0x0000 0C20 | ||||
Physical Address | 0x4A00 2C20 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_85_IRQ_85 | RESERVED | DMA_SYSTEM_DREQ_84_IRQ_84 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_85_IRQ_85 | RW | 0x56 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_84_IRQ_84 | RW | 0x55 |
Address Offset | 0x0000 0C24 | ||||
Physical Address | 0x4A00 2C24 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_87_IRQ_87 | RESERVED | DMA_SYSTEM_DREQ_86_IRQ_86 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_87_IRQ_87 | RW | 0x58 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_86_IRQ_86 | RW | 0x57 |
Address Offset | 0x0000 0C28 | ||||
Physical Address | 0x4A00 2C28 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_89_IRQ_89 | RESERVED | DMA_SYSTEM_DREQ_88_IRQ_88 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_89_IRQ_89 | RW | 0x5A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_88_IRQ_88 | RW | 0x59 |
Address Offset | 0x0000 0C2C | ||||
Physical Address | 0x4A00 2C2C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_91_IRQ_91 | RESERVED | DMA_SYSTEM_DREQ_90_IRQ_90 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_91_IRQ_91 | RW | 0x5C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_90_IRQ_90 | RW | 0x5B |
Address Offset | 0x0000 0C30 | ||||
Physical Address | 0x4A00 2C30 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_93_IRQ_93 | RESERVED | DMA_SYSTEM_DREQ_92_IRQ_92 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_93_IRQ_93 | RW | 0x5E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_92_IRQ_92 | RW | 0x5D |
Address Offset | 0x0000 0C34 | ||||
Physical Address | 0x4A00 2C34 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_95_IRQ_95 | RESERVED | DMA_SYSTEM_DREQ_94_IRQ_94 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_95_IRQ_95 | RW | 0x60 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_94_IRQ_94 | RW | 0x5F |
Address Offset | 0x0000 0C38 | ||||
Physical Address | 0x4A00 2C38 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_97_IRQ_97 | RESERVED | DMA_SYSTEM_DREQ_96_IRQ_96 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_97_IRQ_97 | RW | 0x62 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_96_IRQ_96 | RW | 0x61 |
Address Offset | 0x0000 0C3C | ||||
Physical Address | 0x4A00 2C3C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_99_IRQ_99 | RESERVED | DMA_SYSTEM_DREQ_98_IRQ_98 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_99_IRQ_99 | RW | 0x64 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_98_IRQ_98 | RW | 0x63 |
Address Offset | 0x0000 0C40 | ||||
Physical Address | 0x4A00 2C40 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_101_IRQ_101 | RESERVED | DMA_SYSTEM_DREQ_100_IRQ_100 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_101_IRQ_101 | RW | 0x66 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_100_IRQ_100 | RW | 0x65 |
Address Offset | 0x0000 0C44 | ||||
Physical Address | 0x4A00 2C44 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_103_IRQ_103 | RESERVED | DMA_SYSTEM_DREQ_102_IRQ_102 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_103_IRQ_103 | RW | 0x68 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_102_IRQ_102 | RW | 0x67 |
Address Offset | 0x0000 0C48 | ||||
Physical Address | 0x4A00 2C48 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_105_IRQ_105 | RESERVED | DMA_SYSTEM_DREQ_104_IRQ_104 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_105_IRQ_105 | RW | 0x6A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_104_IRQ_104 | RW | 0x69 |
Address Offset | 0x0000 0C4C | ||||
Physical Address | 0x4A00 2C4C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_107_IRQ_107 | RESERVED | DMA_SYSTEM_DREQ_106_IRQ_106 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_107_IRQ_107 | RW | 0x6C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_106_IRQ_106 | RW | 0x6B |
Address Offset | 0x0000 0C50 | ||||
Physical Address | 0x4A00 2C50 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_109_IRQ_109 | RESERVED | DMA_SYSTEM_DREQ_108_IRQ_108 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_109_IRQ_109 | RW | 0x6E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_108_IRQ_108 | RW | 0x6D |
Address Offset | 0x0000 0C54 | ||||
Physical Address | 0x4A00 2C54 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_111_IRQ_111 | RESERVED | DMA_SYSTEM_DREQ_110_IRQ_110 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_111_IRQ_111 | RW | 0x70 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_110_IRQ_110 | RW | 0x6F |
Address Offset | 0x0000 0C58 | ||||
Physical Address | 0x4A00 2C58 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_113_IRQ_113 | RESERVED | DMA_SYSTEM_DREQ_112_IRQ_112 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_113_IRQ_113 | RW | 0x72 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_112_IRQ_112 | RW | 0x71 |
Address Offset | 0x0000 0C5C | ||||
Physical Address | 0x4A00 2C5C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_115_IRQ_115 | RESERVED | DMA_SYSTEM_DREQ_114_IRQ_114 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_115_IRQ_115 | RW | 0x74 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_114_IRQ_114 | RW | 0x73 |
Address Offset | 0x0000 0C60 | ||||
Physical Address | 0x4A00 2C60 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_117_IRQ_117 | RESERVED | DMA_SYSTEM_DREQ_116_IRQ_116 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_117_IRQ_117 | RW | 0x76 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_116_IRQ_116 | RW | 0x75 |
Address Offset | 0x0000 0C64 | ||||
Physical Address | 0x4A00 2C64 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_119_IRQ_119 | RESERVED | DMA_SYSTEM_DREQ_118_IRQ_118 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_119_IRQ_119 | RW | 0x78 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_118_IRQ_118 | RW | 0x77 |
Address Offset | 0x0000 0C68 | ||||
Physical Address | 0x4A00 2C68 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_121_IRQ_121 | RESERVED | DMA_SYSTEM_DREQ_120_IRQ_120 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_121_IRQ_121 | RW | 0x7A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_120_IRQ_120 | RW | 0x79 |
Address Offset | 0x0000 0C6C | ||||
Physical Address | 0x4A00 2C6C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_123_IRQ_123 | RESERVED | DMA_SYSTEM_DREQ_122_IRQ_122 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_123_IRQ_123 | RW | 0x7C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_122_IRQ_122 | RW | 0x7B |
Address Offset | 0x0000 0C70 | ||||
Physical Address | 0x4A00 2C70 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_125_IRQ_125 | RESERVED | DMA_SYSTEM_DREQ_124_IRQ_124 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_SYSTEM_DREQ_125_IRQ_125 | RW | 0x7E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_124_IRQ_124 | RW | 0x7D |
Address Offset | 0x0000 0C74 | ||||
Physical Address | 0x4A00 2C74 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_SYSTEM_DREQ_126_IRQ_126 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x0 | |
7:0 | DMA_SYSTEM_DREQ_126_IRQ_126 | RW | 0x7F |
Address Offset | 0x0000 0C78 | ||||
Physical Address | 0x4A00 2C78 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_1_IRQ_1 | RESERVED | DMA_EDMA_DREQ_0_IRQ_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_1_IRQ_1 | RW | 0x2 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_0_IRQ_0 | RW | 0x1 |
Address Offset | 0x0000 0C7C | ||||
Physical Address | 0x4A00 2C7C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_3_IRQ_3 | RESERVED | DMA_EDMA_DREQ_2_IRQ_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_3_IRQ_3 | RW | 0x4 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_2_IRQ_2 | RW | 0x3 |
Address Offset | 0x0000 0C80 | ||||
Physical Address | 0x4A00 2C80 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_5_IRQ_5 | RESERVED | DMA_EDMA_DREQ_4_IRQ_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_5_IRQ_5 | RW | 0x6 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_4_IRQ_4 | RW | 0x5 |
Address Offset | 0x0000 0C84 | ||||
Physical Address | 0x4A00 2C84 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_7_IRQ_7 | RESERVED | DMA_EDMA_DREQ_6_IRQ_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_7_IRQ_7 | RW | 0x8 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_6_IRQ_6 | RW | 0x7 |
Address Offset | 0x0000 0C88 | ||||
Physical Address | 0x4A00 2C88 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_9_IRQ_9 | RESERVED | DMA_EDMA_DREQ_8_IRQ_8 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_9_IRQ_9 | RW | 0xA | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_8_IRQ_8 | RW | 0x9 |
Address Offset | 0x0000 0C8C | ||||
Physical Address | 0x4A00 2C8C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_11_IRQ_11 | RESERVED | DMA_EDMA_DREQ_10_IRQ_10 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_11_IRQ_11 | RW | 0xC | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_10_IRQ_10 | RW | 0xB |
Address Offset | 0x0000 0C90 | ||||
Physical Address | 0x4A00 2C90 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_13_IRQ_13 | RESERVED | DMA_EDMA_DREQ_12_IRQ_12 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_13_IRQ_13 | RW | 0xE | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_12_IRQ_12 | RW | 0xD |
Address Offset | 0x0000 0C94 | ||||
Physical Address | 0x4A00 2C94 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_15_IRQ_15 | RESERVED | DMA_EDMA_DREQ_14_IRQ_14 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_15_IRQ_15 | RW | 0x10 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_14_IRQ_14 | RW | 0xF |
Address Offset | 0x0000 0C98 | ||||
Physical Address | 0x4A00 2C98 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_17_IRQ_17 | RESERVED | DMA_EDMA_DREQ_16_IRQ_16 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_17_IRQ_17 | RW | 0x12 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_16_IRQ_16 | RW | 0x11 |
Address Offset | 0x0000 0C9C | ||||
Physical Address | 0x4A00 2C9C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_19_IRQ_19 | RESERVED | DMA_EDMA_DREQ_18_IRQ_18 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_19_IRQ_19 | RW | 0x14 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_18_IRQ_18 | RW | 0x13 |
Address Offset | 0x0000 0CA0 | ||||
Physical Address | 0x4A00 2CA0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_21_IRQ_21 | RESERVED | DMA_EDMA_DREQ_20_IRQ_20 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_21_IRQ_21 | RW | 0x16 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_20_IRQ_20 | RW | 0x15 |
Address Offset | 0x0000 0CA4 | ||||
Physical Address | 0x4A00 2CA4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_23_IRQ_23 | RESERVED | DMA_EDMA_DREQ_22_IRQ_22 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_23_IRQ_23 | RW | 0x18 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_22_IRQ_22 | RW | 0x17 |
Address Offset | 0x0000 0CA8 | ||||
Physical Address | 0x4A00 2CA8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_25_IRQ_25 | RESERVED | DMA_EDMA_DREQ_24_IRQ_24 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_25_IRQ_25 | RW | 0x1A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_24_IRQ_24 | RW | 0x19 |
Address Offset | 0x0000 0CAC | ||||
Physical Address | 0x4A00 2CAC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_27_IRQ_27 | RESERVED | DMA_EDMA_DREQ_26_IRQ_26 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_27_IRQ_27 | RW | 0x1C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_26_IRQ_26 | RW | 0x1B |
Address Offset | 0x0000 0CB0 | ||||
Physical Address | 0x4A00 2CB0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_29_IRQ_29 | RESERVED | DMA_EDMA_DREQ_28_IRQ_28 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_29_IRQ_29 | RW | 0x1E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_28_IRQ_28 | RW | 0x1D |
Address Offset | 0x0000 0CB4 | ||||
Physical Address | 0x4A00 2CB4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_31_IRQ_31 | RESERVED | DMA_EDMA_DREQ_30_IRQ_30 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_31_IRQ_31 | RW | 0x20 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_30_IRQ_30 | RW | 0x1F |
Address Offset | 0x0000 0CB8 | ||||
Physical Address | 0x4A00 2CB8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_33_IRQ_33 | RESERVED | DMA_EDMA_DREQ_32_IRQ_32 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_33_IRQ_33 | RW | 0x22 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_32_IRQ_32 | RW | 0x21 |
Address Offset | 0x0000 0CBC | ||||
Physical Address | 0x4A00 2CBC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_35_IRQ_35 | RESERVED | DMA_EDMA_DREQ_34_IRQ_34 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_35_IRQ_35 | RW | 0x24 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_34_IRQ_34 | RW | 0x23 |
Address Offset | 0x0000 0CC0 | ||||
Physical Address | 0x4A00 2CC0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_37_IRQ_37 | RESERVED | DMA_EDMA_DREQ_36_IRQ_36 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_37_IRQ_37 | RW | 0x26 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_36_IRQ_36 | RW | 0x25 |
Address Offset | 0x0000 0CC4 | ||||
Physical Address | 0x4A00 2CC4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_39_IRQ_39 | RESERVED | DMA_EDMA_DREQ_38_IRQ_38 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_39_IRQ_39 | RW | 0x28 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_38_IRQ_38 | RW | 0x27 |
Address Offset | 0x0000 0CC8 | ||||
Physical Address | 0x4A00 2CC8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_41_IRQ_41 | RESERVED | DMA_EDMA_DREQ_40_IRQ_40 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_41_IRQ_41 | RW | 0x2A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_40_IRQ_40 | RW | 0x29 |
Address Offset | 0x0000 0CCC | ||||
Physical Address | 0x4A00 2CCC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_43_IRQ_43 | RESERVED | DMA_EDMA_DREQ_42_IRQ_42 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_43_IRQ_43 | RW | 0x2C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_42_IRQ_42 | RW | 0x2B |
Address Offset | 0x0000 0CD0 | ||||
Physical Address | 0x4A00 2CD0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_45_IRQ_45 | RESERVED | DMA_EDMA_DREQ_44_IRQ_44 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_45_IRQ_45 | RW | 0x2E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_44_IRQ_44 | RW | 0x2D |
Address Offset | 0x0000 0CD4 | ||||
Physical Address | 0x4A00 2CD4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_47_IRQ_47 | RESERVED | DMA_EDMA_DREQ_46_IRQ_46 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_47_IRQ_47 | RW | 0x30 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_46_IRQ_46 | RW | 0x2F |
Address Offset | 0x0000 0CD8 | ||||
Physical Address | 0x4A00 2CD8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_49_IRQ_49 | RESERVED | DMA_EDMA_DREQ_48_IRQ_48 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_49_IRQ_49 | RW | 0x32 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_48_IRQ_48 | RW | 0x31 |
Address Offset | 0x0000 0CDC | ||||
Physical Address | 0x4A00 2CDC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_51_IRQ_51 | RESERVED | DMA_EDMA_DREQ_50_IRQ_50 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_51_IRQ_51 | RW | 0x34 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_50_IRQ_50 | RW | 0x33 |
Address Offset | 0x0000 0CE0 | ||||
Physical Address | 0x4A00 2CE0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_53_IRQ_53 | RESERVED | DMA_EDMA_DREQ_52_IRQ_52 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_53_IRQ_53 | RW | 0x36 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_52_IRQ_52 | RW | 0x35 |
Address Offset | 0x0000 0CE4 | ||||
Physical Address | 0x4A00 2CE4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_55_IRQ_55 | RESERVED | DMA_EDMA_DREQ_54_IRQ_54 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_55_IRQ_55 | RW | 0x38 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_54_IRQ_54 | RW | 0x37 |
Address Offset | 0x0000 0CE8 | ||||
Physical Address | 0x4A00 2CE8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_57_IRQ_57 | RESERVED | DMA_EDMA_DREQ_56_IRQ_56 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_57_IRQ_57 | RW | 0x3A | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_56_IRQ_56 | RW | 0x39 |
Address Offset | 0x0000 0CEC | ||||
Physical Address | 0x4A00 2CEC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_59_IRQ_59 | RESERVED | DMA_EDMA_DREQ_58_IRQ_58 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_59_IRQ_59 | RW | 0x3C | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_58_IRQ_58 | RW | 0x3B |
Address Offset | 0x0000 0CF0 | ||||
Physical Address | 0x4A00 2CF0 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_61_IRQ_61 | RESERVED | DMA_EDMA_DREQ_60_IRQ_60 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_61_IRQ_61 | RW | 0x3E | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_60_IRQ_60 | RW | 0x3D |
Address Offset | 0x0000 0CF4 | ||||
Physical Address | 0x4A00 2CF4 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_EDMA_DREQ_63_IRQ_63 | RESERVED | DMA_EDMA_DREQ_62_IRQ_62 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_EDMA_DREQ_63_IRQ_63 | RW | 0x40 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_EDMA_DREQ_62_IRQ_62 | RW | 0x3F |
Address Offset | 0x0000 0CF8 | ||||
Physical Address | 0x4A00 2CF8 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_1_IRQ_1 | RESERVED | DMA_DSP1_DREQ_0_IRQ_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_1_IRQ_1 | RW | 0x81 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_0_IRQ_0 | RW | 0x80 |
Address Offset | 0x0000 0CFC | ||||
Physical Address | 0x4A00 2CFC | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_3_IRQ_3 | RESERVED | DMA_DSP1_DREQ_2_IRQ_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_3_IRQ_3 | RW | 0x83 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_2_IRQ_2 | RW | 0x82 |
Address Offset | 0x0000 0D00 | ||||
Physical Address | 0x4A00 2D00 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_5_IRQ_5 | RESERVED | DMA_DSP1_DREQ_4_IRQ_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_5_IRQ_5 | RW | 0x85 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_4_IRQ_4 | RW | 0x84 |
Address Offset | 0x0000 0D04 | ||||
Physical Address | 0x4A00 2D04 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_7_IRQ_7 | RESERVED | DMA_DSP1_DREQ_6_IRQ_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_7_IRQ_7 | RW | 0x87 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_6_IRQ_6 | RW | 0x86 |
Address Offset | 0x0000 0D08 | ||||
Physical Address | 0x4A00 2D08 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_9_IRQ_9 | RESERVED | DMA_DSP1_DREQ_8_IRQ_8 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_9_IRQ_9 | RW | 0x89 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_8_IRQ_8 | RW | 0x88 |
Address Offset | 0x0000 0D0C | ||||
Physical Address | 0x4A00 2D0C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_11_IRQ_11 | RESERVED | DMA_DSP1_DREQ_10_IRQ_10 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_11_IRQ_11 | RW | 0x8B | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_10_IRQ_10 | RW | 0x8A |
Address Offset | 0x0000 0D10 | ||||
Physical Address | 0x4A00 2D10 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_13_IRQ_13 | RESERVED | DMA_DSP1_DREQ_12_IRQ_12 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_13_IRQ_13 | RW | 0x8D | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_12_IRQ_12 | RW | 0x8C |
Address Offset | 0x0000 0D14 | ||||
Physical Address | 0x4A00 2D14 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_15_IRQ_15 | RESERVED | DMA_DSP1_DREQ_14_IRQ_14 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_15_IRQ_15 | RW | 0x8F | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_14_IRQ_14 | RW | 0x8E |
Address Offset | 0x0000 0D18 | ||||
Physical Address | 0x4A00 2D18 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_17_IRQ_17 | RESERVED | DMA_DSP1_DREQ_16_IRQ_16 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_17_IRQ_17 | RW | 0x9B | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_16_IRQ_16 | RW | 0x9A |
Address Offset | 0x0000 0D1C | ||||
Physical Address | 0x4A00 2D1C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP1_DREQ_19_IRQ_19 | RESERVED | DMA_DSP1_DREQ_18_IRQ_18 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP1_DREQ_19_IRQ_19 | RW | 0x9D | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP1_DREQ_18_IRQ_18 | RW | 0x9C |
Address Offset | 0x0000 0D20 | ||||
Physical Address | 0x4A00 2D20 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_1_IRQ_1 | RESERVED | DMA_DSP2_DREQ_0_IRQ_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_1_IRQ_1 | RW | 0x81 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_0_IRQ_0 | RW | 0x80 |
Address Offset | 0x0000 0D24 | ||||
Physical Address | 0x4A00 2D24 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_3_IRQ_3 | RESERVED | DMA_DSP2_DREQ_2_IRQ_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_3_IRQ_3 | RW | 0x83 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_2_IRQ_2 | RW | 0x82 |
Address Offset | 0x0000 0D28 | ||||
Physical Address | 0x4A00 2D28 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_5_IRQ_5 | RESERVED | DMA_DSP2_DREQ_4_IRQ_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_5_IRQ_5 | RW | 0x85 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_4_IRQ_4 | RW | 0x84 |
Address Offset | 0x0000 0D2C | ||||
Physical Address | 0x4A00 2D2C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_7_IRQ_7 | RESERVED | DMA_DSP2_DREQ_6_IRQ_6 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_7_IRQ_7 | RW | 0x87 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_6_IRQ_6 | RW | 0x86 |
Address Offset | 0x0000 0D30 | ||||
Physical Address | 0x4A00 2D30 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_9_IRQ_9 | RESERVED | DMA_DSP2_DREQ_8_IRQ_8 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_9_IRQ_9 | RW | 0x89 | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_8_IRQ_8 | RW | 0x88 |
Address Offset | 0x0000 0D34 | ||||
Physical Address | 0x4A00 2D34 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_11_IRQ_11 | RESERVED | DMA_DSP2_DREQ_10_IRQ_10 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_11_IRQ_11 | RW | 0x8B | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_10_IRQ_10 | RW | 0x8A |
Address Offset | 0x0000 0D38 | ||||
Physical Address | 0x4A00 2D38 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_13_IRQ_13 | RESERVED | DMA_DSP2_DREQ_12_IRQ_12 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_13_IRQ_13 | RW | 0x8D | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_12_IRQ_12 | RW | 0x8C |
Address Offset | 0x0000 0D3C | ||||
Physical Address | 0x4A00 2D3C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_15_IRQ_15 | RESERVED | DMA_DSP2_DREQ_14_IRQ_14 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_15_IRQ_15 | RW | 0x8F | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_14_IRQ_14 | RW | 0x8E |
Address Offset | 0x0000 0D40 | ||||
Physical Address | 0x4A00 2D40 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_17_IRQ_17 | RESERVED | DMA_DSP2_DREQ_16_IRQ_16 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_17_IRQ_17 | RW | 0x9B | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_16_IRQ_16 | RW | 0x9A |
Address Offset | 0x0000 0D44 | ||||
Physical Address | 0x4A00 2D44 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DMA_DSP2_DREQ_19_IRQ_19 | RESERVED | DMA_DSP2_DREQ_18_IRQ_18 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:16 | DMA_DSP2_DREQ_19_IRQ_19 | RW | 0x9D | |
15:8 | RESERVED | R | 0x0 | |
7:0 | DMA_DSP2_DREQ_18_IRQ_18 | RW | 0x9C |
Address Offset | 0x0000 0D4C | ||||
Physical Address | 0x4A00 2D4C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OVS_DMARQ_IO_MUX_2 | OVS_DMARQ_IO_MUX_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0 | |
15:8 | OVS_DMARQ_IO_MUX_2 | RW | 0x0 | |
7:0 | OVS_DMARQ_IO_MUX_1 | RW | 0x0 |
Address Offset | 0x0000 0D50 | ||||
Physical Address | 0x4A00 2D50 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OVS_IRQ_IO_MUX_2 | OVS_IRQ_IO_MUX_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | R | 0x0 | |
17:9 | OVS_IRQ_IO_MUX_2 | RW | 0x0 | |
8:0 | OVS_IRQ_IO_MUX_1 | RW | 0x0 |
Address Offset | 0x0000 0E00 | ||||
Physical Address | 0x4A00 2E00 | Instance | CTRL_MODULE_CORE | ||
Description | PBIASLITE control | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SDCARD_BIAS_PWRDNZ | SDCARD_IO_PWRDNZ | SDCARD_BIAS_HIZ_MODE | SDCARD_BIAS_SUPPLY_HI_OUT | SDCARD_BIAS_VMODE_ERROR | RESERVED | SDCARD_BIAS_VMODE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:28 | RESERVED | R | 0x0 | |
27 | SDCARD_BIAS_PWRDNZ | PWRDNZ control to SDCARD BIAS 0x0 = This signal is used to protect SDCARD BIAS when VDDS is not stable 0x1 = SW keep this bit to 1'b1 after VDDS stabilizing | RW | 0x0 |
26 | SDCARD_IO_PWRDNZ | PWRDNZ control to SDCARD IO 0x0 = This signal is used to protect SDCARD IOs when VDDS is not stable 0x1 = SW keep this bit to 1'b1 after VDDS stabilizing | RW | 0x0 |
25 | SDCARD_BIAS_HIZ_MODE | HIZ_MODE from SDCARD PBIAS 0x0 = PBIAS in normal operation mode 0x1 = PBIAS output is in high impedance state | RW | 0x0 |
24 | SDCARD_BIAS_SUPPLY_HI_OUT | SUPPLY_HI_OUT from SDCARD PBIAS 0x0 = VDDS = 1.8V 0x1 = VDDS = 3.3V | R | 0x0 |
23 | SDCARD_BIAS_VMODE_ERROR | VMODE ERROR from SDCARD PBIAS 0x0 = VMODE level is same as SUPPLY_HI_OUT 0x1 = VMODE level is not same as SUPPLY_HI_OUT | R | 0x0 |
22 | RESERVED | R | 0x0 | |
21 | SDCARD_BIAS_VMODE | VMODE control to SDCARD PBIAS 0x0 = VDDS = 1.8V 0x1 = VDDS = 3.3V | RW | 0x1 |
20:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0E0C | ||||
Physical Address | 0x4A00 2E0C | Instance | CTRL_MODULE_CORE | ||
Description | HDMI TX PHY control | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | HDMITXPHY_TXVALID | HDMITXPHY_ENBYPASSCLK | HDMITXPHY_PD_PULLUPDET | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RESERVED | R | 0x0 | |
30 | HDMITXPHY_TXVALID | 0x1= Valid data on the HDMI_TXPHY input data interface , sampled on the rising edge of TMDSCLK | RW | 0x0 |
29 | HDMITXPHY_ENBYPASSCLK | 0x1 = Enables the HFBYPASSCLK to be used in place of the HFBITCLK | RW | 0x0 |
28 | HDMITXPHY_PD_PULLUPDET | 0x0 = Set this bit to 0x0 if RX connection is required to be detected, even when HDMI_TXPHY is powered down 0x1 = Disables the low power RX detection functionality | RW | 0x1 |
27:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0E1C | ||||
Physical Address | 0x4A00 2E1C | Instance | CTRL_MODULE_CORE | ||
Description | This register is related to the USB2_PHY1. | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
USB2PHY_AUTORESUME_EN | USB2PHY_DISCHGDET | USB2PHY_GPIOMODE | USB2PHY_CHG_DET_EXT_CTL | USB2PHY_RDM_PD_CHGDET_EN | USB2PHY_RDP_PU_CHGDET_EN | USB2PHY_CHG_VSRC_EN | USB2PHY_CHG_ISINK_EN | USB2PHY_CHG_DET_STATUS | USB2PHY_CHG_DET_DM_COMP | USB2PHY_CHG_DET_DP_COMP | USB2PHY_DATADET | USB2PHY_SINKONDP | USB2PHY_SRCONDM | USB2PHY_RESTARTCHGDET | USB2PHY_CHGDETDONE | USB2PHY_CHGDETECTED | USB2PHY_MCPCPUEN | USB2PHY_MCPCMODEEN | USB2PHY_RESETDONEMCLK | USB2PHY_UTMIRESETDONE | RESERVED | USB2PHY_DATAPOLARITYN | USBDPLL_FREQLOCK | USB2PHY_RESETDONETCLK | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | USB2PHY_AUTORESUME_EN | Auto resume enable 0x0 = disable autoresume 0x1 = enable autoresume | RW | 0x0 |
30 | USB2PHY_DISCHGDET | Disable charger detect 0x0 = charger detect function enabled 0x1 = charger detect function disabled | RW | 0x1 |
29 | USB2PHY_GPIOMODE | GPIO mode 0x0 = USB mode enabled 0x1 = GPIO mode enabled | RW | 0x0 |
28 | USB2PHY_CHG_DET_EXT_CTL | Charge detect external control 0x0 = charger detect internal state machine used 0x1 = charge detect statemachine is bypassed | RW | 0x0 |
27 | USB2PHY_RDM_PD_CHGDET_EN | DM Pull down control 0x0 = PD disabled 0x1 = PD enabled | RW | 0x0 |
26 | USB2PHY_RDP_PU_CHGDET_EN | DP Pull up control 0x0 = PU disabled 0x1 = PU enabled | RW | 0x0 |
25 | USB2PHY_CHG_VSRC_EN | VSRC enable on DP line:Host charger case 0x0 = disable VSRC drive on DP 0x1 = drives VSRC 600mV on DP line | RW | 0x0 |
24 | USB2PHY_CHG_ISINK_EN | ISINK enable on DM line:Host charger case 0x0 = disable the isink on DM 0x1 = enables the ISINK (100uA) on DM line | RW | 0x0 |
23:21 | USB2PHY_CHG_DET_STATUS | Status of charger detection 0x0 = Wait state 0x1 = No contact 0x2 = PS/2 0x3 = Unknown error 0x4 = Dedicated charger 0x5 = HOST charger 0x6 = PC 0x7 = Interrupt | R | 0x0 |
20 | USB2PHY_CHG_DET_DM_COMP | Output of the comparator on DM during the resistor host detect protocol 0x0 = DM line is below 0.75V to 0.95V 0x1 = DM line is above 0.75V to 0.95V | R | 0x0 |
19 | USB2PHY_CHG_DET_DP_COMP | Output of the comparator on DP during the resistor host detect protocol 0x0 = DP line is below 0.75V to 0.95V 0x1 = DP line is above 0.75V to 0.95V | R | 0x0 |
18 | USB2PHY_DATADET | Output of the charger detect comparator 0x0 = DM line is below 0.25V to 0.4V 0x1 = DM line is above 0.25V to 0.4V | R | 0x0 |
17 | USB2PHY_SINKONDP | When '1' current sink is connected to DP instead of DM 0x0 = Default value 0x1 = enables the ISINK on DP instead of DM | RW | 0x0 |
16 | USB2PHY_SRCONDM | When '1' voltage source is connected to DP instead of DM 0x0 = Default value 0x1 = enable the VSRC on DM instead of DP | RW | 0x0 |
15 | USB2PHY_RESTARTCHGDET | restartchgdet = '1' for 1 msec cause the CD_START to reset 0x0 = Default value 0x1 = a high pulse of 1 msec causes the charger detect to restart on negative edge of restartchgdet | RW | 0x0 |
14 | USB2PHY_CHGDETDONE | Status indicates that charger detection protocol is over 0x0 = charger detection protocol is not over 0x1 = charger detection protocol is over | R | 0x0 |
13 | USB2PHY_CHGDETECTED | Output of the charger detection protocol 0x0 = charger not detected 0x1 = charger detected | R | 0x0 |
12 | USB2PHY_MCPCPUEN | MCPC Pull up enable 0x0 = disable the MCPC pull up 0x1 = enable the 4.7K to10K pull up on receive line DP when datapolarityn is 0 and DM when datapolarityn is 1 | RW | 0x0 |
11 | USB2PHY_MCPCMODEEN | MCPC Mode enable 0x0 = disable MCPC mode 0x1 = enable MCPC mode | RW | 0x0 |
10 | USB2PHY_RESETDONEMCLK | OCP reset status 0x0 = OCP domain is in reset 0x1 = OCP domain is out of reset | R | 0x0 |
9 | USB2PHY_UTMIRESETDONE | UTMI FSM reset status 0x0 = UTMI FSMs are in reset 0x1 = UTMI FSMs are out of reset | R | 0x0 |
8 | RESERVED | R | 0x0 | |
7 | USB2PHY_DATAPOLARITYN | Data polarity 0x0 = DP functionality is on DP and DM funcationality is on DM 0x1 = DP functionality is on DM and DM functionality is on DP | RW | 0x0 |
6 | USBDPLL_FREQLOCK | Status from USB DPLL | R | 0x0 |
5 | USB2PHY_RESETDONETCLK | resetdonetclk status from USB2PHY | R | 0x0 |
4:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0E20 | ||
Physical Address | 0x4A00 2E20 | Instance | CTRL_MODULE_CORE |
Description | HDMI pads control 1 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HDMI_DDC_SDA_GLFENB | HDMI_DDC_SDA_PULLUPRESX | HDMI_DDC_SCL_GLFENB | HDMI_DDC_SCL_PULLUPRESX | HDMI_DDC_SDA_HSMODE | HDMI_DDC_SCL_HSMODE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | HDMI_DDC_SDA_GLFENB | Active_high glitch free operation enable pin for hdmi_ddc_sda receiver | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
30 | HDMI_DDC_SDA_PULLUPRESX | Active_low internal pull_up resistor enabled for hdmi_ddc_sda | RW | 0x0 |
0x0: Enabled | ||||
0x1: Disabled | ||||
29 | HDMI_DDC_SCL_GLFENB | Active_high glitch free operation enable pin for hdmi_ddc_scl receiver | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
28 | HDMI_DDC_SCL_PULLUPRESX | Active_low internal pull_up resistor enabled for hdmi_ddc_scl | RW | 0x0 |
0x0: Enabled | ||||
0x1: Disabled | ||||
27 | HDMI_DDC_SDA_HSMODE | Active-high selection for I2C High-Speed mode | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
26 | HDMI_DDC_SCL_HSMODE | Active-high selection for I2C High-Speed mode | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
25:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0E30 | ||
Physical Address | 0x4A00 2E30 | Instance | CTRL_MODULE_CORE |
Description | ddrcaCH1 control | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRCH1_PART0_I | DDRCH1_PART0_SR | DDRCH1_PART0_WD | DDRCH1_PART5A_I | DDRCH1_PART5A_SR | DDRCH1_PART5A_WD | DDRCH1_PART5B_I | DDRCH1_PART5B_SR | DDRCH1_PART5B_WD | DDRCH1_PART6_I | DDRCH1_PART6_SR | DDRCH1_PART6_WD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | DDRCH1_PART0_I | PART0 Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
28:26 | DDRCH1_PART0_SR | PART0 Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
25:24 | DDRCH1_PART0_WD | PART0 Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
23:21 | DDRCH1_PART5A_I | PART5A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
20:18 | DDRCH1_PART5A_SR | PART5A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
17:16 | DDRCH1_PART5A_WD | PART5A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
15:13 | DDRCH1_PART5B_I | PART5B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
12:10 | DDRCH1_PART5B_SR | PART5B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
9:8 | DDRCH1_PART5B_WD | PART5B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
7:5 | DDRCH1_PART6_I | PART6 Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
4:2 | DDRCH1_PART6_SR | PART6 Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
1:0 | DDRCH1_PART6_WD | PART6 Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
Address Offset | 0x0000 0E34 | ||
Physical Address | 0x4A00 2E34 | Instance | CTRL_MODULE_CORE |
Description | ddrcaCH2 control | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRCH2_PART0_I | DDRCH2_PART0_SR | DDRCH2_PART0_WD | DDRCH2_PART5A_I | DDRCH2_PART5A_SR | DDRCH2_PART5A_WD | DDRCH2_PART5B_I | DDRCH2_PART5B_SR | DDRCH2_PART5B_WD | DDRCH2_PART6_I | DDRCH2_PART6_SR | DDRCH2_PART6_WD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | DDRCH2_PART0_I | PART0 Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
28:26 | DDRCH2_PART0_SR | PART0 Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
25:24 | DDRCH2_PART0_WD | PART0 Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
23:21 | DDRCH2_PART5A_I | PART5A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
20:18 | DDRCH2_PART5A_SR | PART5A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
17:16 | DDRCH2_PART5A_WD | PART5A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
15:13 | DDRCH2_PART5B_I | PART5B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
12:10 | DDRCH2_PART5B_SR | PART5B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
9:8 | DDRCH2_PART5B_WD | PART5B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
7:5 | DDRCH2_PART6_I | PART6 Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
4:2 | DDRCH2_PART6_SR | PART6 Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
1:0 | DDRCH2_PART6_WD | PART6 Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
Address Offset | 0x0000 0E38 | ||
Physical Address | 0x4A00 2E38 | Instance | CTRL_MODULE_CORE |
Description | DDRCH1 control 0 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRCH1_PART1A_I | DDRCH1_PART1A_SR | DDRCH1_PART1A_WD | DDRCH1_PART1B_I | DDRCH1_PART1B_SR | DDRCH1_PART1B_WD | DDRCH1_PART2A_I | DDRCH1_PART2A_SR | DDRCH1_PART2A_WD | DDRCH1_PART2B_I | DDRCH1_PART2B_SR | DDRCH1_PART2B_WD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | DDRCH1_PART1A_I | PART1A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
28:26 | DDRCH1_PART1A_SR | PART1A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
25:24 | DDRCH1_PART1A_WD | PART1A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
23:21 | DDRCH1_PART1B_I | PART1B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
20:18 | DDRCH1_PART1B_SR | PART1B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
17:16 | DDRCH1_PART1B_WD | PART1B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
15:13 | DDRCH1_PART2A_I | PART2A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
12:10 | DDRCH1_PART2A_SR | PART2A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
9:8 | DDRCH1_PART2A_WD | PART2A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
7:5 | DDRCH1_PART2B_I | PART2B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
4:2 | DDRCH1_PART2B_SR | PART2B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
1:0 | DDRCH1_PART2B_WD | PART2B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
Address Offset | 0x0000 0E3C | ||
Physical Address | 0x4A00 2E3C | Instance | CTRL_MODULE_CORE |
Description | DDRCH1 control 1 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRCH1_PART3A_I | DDRCH1_PART3A_SR | DDRCH1_PART3A_WD | DDRCH1_PART3B_I | DDRCH1_PART3B_SR | DDRCH1_PART3B_WD | DDRCH1_PART4A_I | DDRCH1_PART4A_SR | DDRCH1_PART4A_WD | DDRCH1_PART4B_I | DDRCH1_PART4B_SR | DDRCH1_PART4B_WD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | DDRCH1_PART3A_I | PART3A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
28:26 | DDRCH1_PART3A_SR | PART3A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
25:24 | DDRCH1_PART3A_WD | PART3A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
23:21 | DDRCH1_PART3B_I | PART3B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
20:18 | DDRCH1_PART3B_SR | PART3B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
17:16 | DDRCH1_PART3B_WD | PART3B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
15:13 | DDRCH1_PART4A_I | PART4A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
12:10 | DDRCH1_PART4A_SR | PART4A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
9:8 | DDRCH1_PART4A_WD | PART4A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
7:5 | DDRCH1_PART4B_I | PART4B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
4:2 | DDRCH1_PART4B_SR | PART4B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
1:0 | DDRCH1_PART4B_WD | PART4B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
Address Offset | 0x0000 0E40 | ||
Physical Address | 0x4A00 2E40 | Instance | CTRL_MODULE_CORE |
Description | DDRCH2 control 0 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRCH2_PART1A_I | DDRCH2_PART1A_SR | DDRCH2_PART1A_WD | DDRCH2_PART1B_I | DDRCH2_PART1B_SR | DDRCH2_PART1B_WD | DDRCH2_PART2A_I | DDRCH2_PART2A_SR | DDRCH2_PART2A_WD | DDRCH2_PART2B_I | DDRCH2_PART2B_SR | DDRCH2_PART2B_WD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | DDRCH2_PART1A_I | PART1A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
28:26 | DDRCH2_PART1A_SR | PART1A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
25:24 | DDRCH2_PART1A_WD | PART1A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
23:21 | DDRCH2_PART1B_I | PART1B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
20:18 | DDRCH2_PART1B_SR | PART1B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
17:16 | DDRCH2_PART1B_WD | PART1B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
15:13 | DDRCH2_PART2A_I | PART2A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
12:10 | DDRCH2_PART2A_SR | PART2A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
9:8 | DDRCH2_PART2A_WD | PART2A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
7:5 | DDRCH2_PART2B_I | PART2B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
4:2 | DDRCH2_PART2B_SR | PART2B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
1:0 | DDRCH2_PART2B_WD | PART2B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
Address Offset | 0x0000 0E44 | ||
Physical Address | 0x4A00 2E44 | Instance | CTRL_MODULE_CORE |
Description | DDRCH2 control 1 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRCH2_PART3A_I | DDRCH2_PART3A_SR | DDRCH2_PART3A_WD | DDRCH2_PART3B_I | DDRCH2_PART3B_SR | DDRCH2_PART3B_WD | DDRCH2_PART4A_I | DDRCH2_PART4A_SR | DDRCH2_PART4A_WD | DDRCH2_PART4B_I | DDRCH2_PART4B_SR | DDRCH2_PART4B_WD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | DDRCH2_PART3A_I | PART3A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
28:26 | DDRCH2_PART3A_SR | PART3A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
25:24 | DDRCH2_PART3A_WD | PART3A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
23:21 | DDRCH2_PART3B_I | PART3B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
20:18 | DDRCH2_PART3B_SR | PART3B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
17:16 | DDRCH2_PART3B_WD | PART3B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
15:13 | DDRCH2_PART4A_I | PART4A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
12:10 | DDRCH2_PART4A_SR | PART4A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
9:8 | DDRCH2_PART4A_WD | PART4A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
7:5 | DDRCH2_PART4B_I | PART4B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
4:2 | DDRCH2_PART4B_SR | PART4B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
1:0 | DDRCH2_PART4B_WD | PART4B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
Address Offset | 0x0000 0E48 | ||
Physical Address | 0x4A00 2E48 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DDRCH1_PART7A_I | DDRCH1_PART7A_SR | DDRCH1_PART7A_WD | DDRCH1_PART7B_I | DDRCH1_PART7B_SR | DDRCH1_PART7B_WD | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:21 | DDRCH1_PART7A_I | PART7A Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
20:18 | DDRCH1_PART7A_SR | PART7A Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
17:16 | DDRCH1_PART7A_WD | PART7A Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
15:13 | DDRCH1_PART7B_I | PART7B Impedence control I[2:0] 0x0: Imp80 0x1: Imp60 0x2: Imp48 0x3: Imp40 0x4: Imp34 0x5: Reserved 0x6: Reserved 0x7: Reserved | RW | 0x2 |
12:10 | DDRCH1_PART7B_SR | PART7B Slew Rate control SR[2:0]. All 8 values are valid. 0x0: Fastest .... 0x7: Slowest | RW | 0x2 |
9:8 | DDRCH1_PART7B_WD | PART7B Weak driver control WD[1:0] -For single-ended operation: 0x0: Pull logic is disabled 0x1: Pull-up selected 0x2: Pull-down selected 0x3: Maintain the previous output value -For differential pair operation: 0x0: Pull logic is disabled 0x1: Pull-up selected for padp, pull-down selected for padn 0x2: Pull-down selected for padp, pull-up selected for padn 0x3: Maintain the previous output value | RW | 0x2 |
7:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0E50 | ||
Physical Address | 0x4A00 2E50 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DDRCH1_VREF_DQ0_INT_CCAP0 | DDRCH1_VREF_DQ0_INT_CCAP1 | DDRCH1_VREF_DQ0_INT_TAP0 | DDRCH1_VREF_DQ0_INT_TAP1 | DDRCH1_VREF_DQ0_INT_EN | DDRCH1_VREF_DQ1_INT_CCAP0 | DDRCH1_VREF_DQ1_INT_CCAP1 | DDRCH1_VREF_DQ1_INT_TAP0 | DDRCH1_VREF_DQ1_INT_TAP1 | DDRCH1_VREF_DQ1_INT_EN | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:20 | RESERVED | R | 0x0 | |
19 | DDRCH1_VREF_DQ0_INT_CCAP0 | Selection for coupling cap connection | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
18 | DDRCH1_VREF_DQ0_INT_CCAP1 | Selection for coupling cap connection | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
17 | DDRCH1_VREF_DQ0_INT_TAP0 | Selection for internal reference voltage drive | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
16 | DDRCH1_VREF_DQ0_INT_TAP1 | Selection for internal reference voltage drive | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
15 | DDRCH1_VREF_DQ0_INT_EN | Enable | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
14 | DDRCH1_VREF_DQ1_INT_CCAP0 | Selection for coupling cap connection | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
13 | DDRCH1_VREF_DQ1_INT_CCAP1 | Selection for coupling cap connection | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
12 | DDRCH1_VREF_DQ1_INT_TAP0 | Selection for internal reference voltage drive | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
11 | DDRCH1_VREF_DQ1_INT_TAP1 | Selection for internal reference voltage drive | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
10 | DDRCH1_VREF_DQ1_INT_EN | Enable | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
9:0 | RESERVED | R | 0x260 |
Address Offset | 0x0000 0E54 | ||
Physical Address | 0x4A00 2E54 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DDRCH2_VREF_DQ0_INT_CCAP0 | DDRCH2_VREF_DQ0_INT_CCAP1 | DDRCH2_VREF_DQ0_INT_TAP0 | DDRCH2_VREF_DQ0_INT_TAP1 | DDRCH2_VREF_DQ0_INT_EN | DDRCH2_VREF_DQ1_INT_CCAP0 | DDRCH2_VREF_DQ1_INT_CCAP1 | DDRCH2_VREF_DQ1_INT_TAP0 | DDRCH2_VREF_DQ1_INT_TAP1 | DDRCH2_VREF_DQ1_INT_EN | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | DDRCH2_VREF_DQ0_INT_CCAP0 | Selection for coupling cap connection | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
25 | DDRCH2_VREF_DQ0_INT_CCAP1 | Selection for coupling cap connection | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
24 | DDRCH2_VREF_DQ0_INT_TAP0 | Selection for internal reference voltage drive | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
23 | DDRCH2_VREF_DQ0_INT_TAP1 | Selection for internal reference voltage drive | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
22 | DDRCH2_VREF_DQ0_INT_EN | Enable | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
21 | DDRCH2_VREF_DQ1_INT_CCAP0 | Selection for coupling cap connection | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
20 | DDRCH2_VREF_DQ1_INT_CCAP1 | Selection for coupling cap connection | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
19 | DDRCH2_VREF_DQ1_INT_TAP0 | Selection for internal reference voltage drive | RW | 0x0 |
0x0: Disabled | ||||
0x1: Enabled | ||||
18 | DDRCH2_VREF_DQ1_INT_TAP1 | Selection for internal reference voltage drive | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
17 | DDRCH2_VREF_DQ1_INT_EN | Enable | RW | 0x1 |
0x0: Disabled | ||||
0x1: Enabled | ||||
16:0 | RESERVED | R | 0x13000 |
Address Offset | 0x0000 0E5C | ||||
Physical Address | 0x4A00 2E5C | Instance | CTRL_MODULE_CORE | ||
Description | Register for hysteresis and impedance control of the MMC1 pads. Effective when corresponding MUXMODE field is not configured for MMC operation. | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SDCARD_HYST | SDCARD_IC | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | SDCARD_HYST | hysteresis control for sdcard 0x0 = Disabled 0x1 = Enabled | RW | 0x1 |
30:29 | SDCARD_IC | Drive strength control for MMC1 pads In 3.3V signaling mode: 0x0: 50 Ohms Drive Strength 0x1: 33 Ohms Drive Strength 0x2: 66 Ohms Drive Strength 0x3: Reserved In 1.8V signaling mode: 0x0: 44 Ohms Drive Strength 0x1: 33 Ohms Drive Strength 0x2: 58 Ohms Drive Strength 0x3: 100 Ohms Drive Strength | RW | 0x0 |
28:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0E68 | ||||
Physical Address | 0x4A00 2E68 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CORE_CONTROL_SPARE_RW | CORE_CONTROL_SPARE_RW_MMC2_LOOPBACK | CORE_CONTROL_SPARE_RW_MMC1_LOOPBACK |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | CORE_CONTROL_SPARE_RW | Spare bits | RW | 0x0 |
1 | CORE_CONTROL_SPARE_RW_MMC2_LOOPBACK | Selects the source of loopback clock for mmc2_clk. 0x0: Loopback clock from the I/O pad is selected 0x1: Internal loopback clock is selected | RW | 0x0 |
0 | CORE_CONTROL_SPARE_RW_MMC1_LOOPBACK | Selects the source of loopback clock for mmc1_clk. 0x0: Loopback clock from the I/O pad is selected 0x1: Internal loopback clock is selected | RW | 0x0 |
Address Offset | 0x0000 0E74 | ||
Physical Address | 0x4A00 2E74 | Instance | CTRL_MODULE_CORE |
Description | This register is related to the USB2_PHY2. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | USB2PHY_AUTORESUME_EN | USB2PHY_DISCHGDET | USB2PHY_PD | RESERVED | USB2PHY_CHG_DET_DM_COMP | USB2PHY_CHG_DET_DP_COMP | USB2PHY_DATADET | USB2PHY_CHGDETDONE | USB2PHY_CHGDETECTED | USB2PHY_RESETDONEMCLK | USB2PHY_UTMIRESETDONE | USBDPLL_FREQLOCK | USB2PHY_RESETDONETCLK | USB2PHY_GPIOMODE | USB2PHY_CHG_DET_EXT_CTL | USB2PHY_RDM_PD_CHGDET_EN | USB2PHY_RDP_PU_CHGDET_EN | USB2PHY_CHG_VSRC_EN | USB2PHY_CHG_ISINK_EN | USB2PHY_SINKONDP | USB2PHY_SRCONDM | USB2PHY_RESTARTCHGDET | USB2PHY_MCPCPUEN | USB2PHY_MCPCMODEEN | USB2PHY_DATAPOLARITYN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RESERVED | R | 0x0 | |
30 | USB2PHY_AUTORESUME_EN | Auto resume enable 0x0: disable autoresume 0x1: enable autoresume | RW | 0x0 |
29 | USB2PHY_DISCHGDET | Disable charger detect 0x0: charger detect function enabled 0x1: charger detect function disabled | RW | 0x1 |
28 | USB2PHY_PD | Power down the entire USB2_PHY2 (data, common module and UTMI). 0x0: Normal operation 0x1: Power down the USB2_PHY2 | RW | 0x0 |
27:21 | RESERVED | R | 0x0 | |
20 | USB2PHY_CHG_DET_DM_COMP | Output of the comparator on DM during the resistor host detect protocol. 0x0: DM line is below 0.75V to 0.95V 0x1: DM line is above 0.75V to 0.95V | R | 0x0 |
19 | USB2PHY_CHG_DET_DP_COMP | Output of the comparator on DP during the resistor host detect protocol 0x0: DP line is below 0.75V to 0.95V 0x1: DP line is above 0.75V to 0.95V | R | 0x0 |
18 | USB2PHY_DATADET | Output of the charger detect comparator 0x0: DM line is below 0.25V to 0.4V 0x1: DM line is above 0.25V to 0.4V | R | 0x0 |
17 | USB2PHY_CHGDETDONE | Status indicates that charger detection protocol is over 0x0: charger detection protocol is not over 0x1: charger detection protocol is over | R | 0x0 |
16 | USB2PHY_CHGDETECTED | Output of the charger detection protocol 0x0: charger not detected 0x1: charger detected | R | 0x0 |
15 | USB2PHY_RESETDONEMCLK | OCP reset status 0x0: OCP domain is in reset 0x1: OCP domain is out of reset | R | 0x0 |
14 | USB2PHY_UTMIRESETDONE | UTMI FSM reset status 0x0: UTMI FSMs are in reset 0x1: UTMI FSMs are out of reset | R | 0x0 |
13 | USBDPLL_FREQLOCK | Status from USB DPLL | R | 0x0 |
12 | USB2PHY_RESETDONETCLK | resetdonetclk status from USB2_PHY2 | R | 0x0 |
11 | USB2PHY_GPIOMODE | GPIO mode 0x0: USB mode enabled 0x1: GPIO mode enabled | RW | 0x0 |
10 | USB2PHY_CHG_DET_EXT_CTL | Charge detect external control 0x0: charger detect internal state machine used 0x1: charge detect statemachine is bypassed | RW | 0x0 |
9 | USB2PHY_RDM_PD_CHGDET_EN | DM Pull down control 0x0: PD disabled 0x1: PD enabled | RW | 0x0 |
8 | USB2PHY_RDP_PU_CHGDET_EN | DP Pull up control 0x0: PU disabled 0x1: PU enabled | RW | 0x0 |
7 | USB2PHY_CHG_VSRC_EN | VSRC enable on DP line: Host charger case 0x0: disable VSRC drive on DP 0x1: drives VSRC 600mV on DP line | RW | 0x0 |
6 | USB2PHY_CHG_ISINK_EN | ISINK enable on DM line: Host charger case 0x0: disable the ISINK on DM 0x1: enables the ISINK (100µA) on DM line | RW | 0x0 |
5 | USB2PHY_SINKONDP | When '1' current sink is connected to DP instead of DM 0x0: Default value 0x1: enables the ISINK on DP instead of DM | RW | 0x0 |
4 | USB2PHY_SRCONDM | When '1' voltage source is connected to DP instead of DM 0x0: Default value 0x1: enable the VSRC on DM instead of DP | RW | 0x0 |
3 | USB2PHY_RESTARTCHGDET | restartchgdet: '1' for 1 msec cause the CD_START to reset 0x0: Default value 0x1: a high pulse of 1 msec causes the charger detect to restart on negative edge of restartchgdet | RW | 0x0 |
2 | USB2PHY_MCPCPUEN | MCPC Pull up enable 0x0: disable the MCPC pull up 0x1: enable the 4.7K to10K pull up on receive line DP when datapolarityn is 0 and DM when datapolarityn is 1 | RW | 0x0 |
1 | USB2PHY_MCPCMODEEN | MCPC Mode enable 0x0: disable MCPC mode 0x1: enable MCPC mode | RW | 0x0 |
0 | USB2PHY_DATAPOLARITYN | Data polarity 0x0: DP functionality is on DP and DM funcationality is on DM 0x1: DP functionality is on DM and DM functionality is on DP | RW | 0x0 |
Address Offset | 0x0000 0E78 | ||
Physical Address | 0x4A00 2E78 | Instance | CTRL_MODULE_CORE |
Description | This register is related to the USB2_PHY2. | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | USB2PHY_CHG_DET_STATUS | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:15 | RESERVED | R | 0x0 | |
14:12 | USB2PHY_CHG_DET_STATUS | Status of charger detection 0x0: Wait state 0x1: No contact 0x2: PS/2 0x3: Unknown error 0x4: Dedicated charger 0x5: HOST charger 0x6: PC 0x7: Interrupt | R | 0x0 |
11:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1400 | ||
Physical Address | 0x4A00 3400 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD0_WAKEUPEVENT | GPMC_AD0_WAKEUPENABLE | RESERVED | GPMC_AD0_SLEWCONTROL | GPMC_AD0_INPUTENABLE | GPMC_AD0_PULLTYPESELECT | GPMC_AD0_PULLUDENABLE | RESERVED | GPMC_AD0_MODESELECT | GPMC_AD0_DELAYMODE | GPMC_AD0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD0_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD0_MUXMODE | RW | 0xF | |
0x0: gpmc_ad0 | ||||
0x2: vin3a_d0 | ||||
0x3: vout3_d0 | ||||
0xE: gpio1_6 | ||||
0xF: sysboot0 |
Address Offset | 0x0000 1404 | ||
Physical Address | 0x4A00 3404 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD1_WAKEUPEVENT | GPMC_AD1_WAKEUPENABLE | RESERVED | GPMC_AD1_SLEWCONTROL | GPMC_AD1_INPUTENABLE | GPMC_AD1_PULLTYPESELECT | GPMC_AD1_PULLUDENABLE | RESERVED | GPMC_AD1_MODESELECT | GPMC_AD1_DELAYMODE | GPMC_AD1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD1_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD1_MUXMODE | RW | 0xF | |
0x0: gpmc_ad1 | ||||
0x2: vin3a_d1 | ||||
0x3: vout3_d1 | ||||
0xE: gpio1_7 | ||||
0xF: sysboot1 |
Address Offset | 0x0000 1408 | ||
Physical Address | 0x4A00 3408 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD2_WAKEUPEVENT | GPMC_AD2_WAKEUPENABLE | RESERVED | GPMC_AD2_SLEWCONTROL | GPMC_AD2_INPUTENABLE | GPMC_AD2_PULLTYPESELECT | GPMC_AD2_PULLUDENABLE | RESERVED | GPMC_AD2_MODESELECT | GPMC_AD2_DELAYMODE | GPMC_AD2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD2_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD2_MUXMODE | RW | 0xF | |
0x0: gpmc_ad2 | ||||
0x2: vin3a_d2 | ||||
0x3: vout3_d2 | ||||
0xE: gpio1_8 | ||||
0xF: sysboot2 |
Address Offset | 0x0000 140C | ||
Physical Address | 0x4A00 340C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD3_WAKEUPEVENT | GPMC_AD3_WAKEUPENABLE | RESERVED | GPMC_AD3_SLEWCONTROL | GPMC_AD3_INPUTENABLE | GPMC_AD3_PULLTYPESELECT | GPMC_AD3_PULLUDENABLE | RESERVED | GPMC_AD3_MODESELECT | GPMC_AD3_DELAYMODE | GPMC_AD3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD3_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD3_MUXMODE | RW | 0xF | |
0x0: gpmc_ad3 | ||||
0x2: vin3a_d3 | ||||
0x3: vout3_d3 | ||||
0xE: gpio1_9 | ||||
0xF: sysboot3 |
Address Offset | 0x0000 1410 | ||
Physical Address | 0x4A00 3410 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD4_WAKEUPEVENT | GPMC_AD4_WAKEUPENABLE | RESERVED | GPMC_AD4_SLEWCONTROL | GPMC_AD4_INPUTENABLE | GPMC_AD4_PULLTYPESELECT | GPMC_AD4_PULLUDENABLE | RESERVED | GPMC_AD4_MODESELECT | GPMC_AD4_DELAYMODE | GPMC_AD4_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD4_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD4_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD4_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD4_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD4_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD4_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD4_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD4_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD4_MUXMODE | RW | 0xF | |
0x0: gpmc_ad4 | ||||
0x2: vin3a_d4 | ||||
0x3: vout3_d4 | ||||
0xE: gpio1_10 | ||||
0xF: sysboot4 |
Address Offset | 0x0000 1414 | ||
Physical Address | 0x4A00 3414 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD5_WAKEUPEVENT | GPMC_AD5_WAKEUPENABLE | RESERVED | GPMC_AD5_SLEWCONTROL | GPMC_AD5_INPUTENABLE | GPMC_AD5_PULLTYPESELECT | GPMC_AD5_PULLUDENABLE | RESERVED | GPMC_AD5_MODESELECT | GPMC_AD5_DELAYMODE | GPMC_AD5_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD5_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD5_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD5_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD5_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD5_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD5_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD5_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD5_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD5_MUXMODE | RW | 0xF | |
0x0: gpmc_ad5 | ||||
0x2: vin3a_d5 | ||||
0x3: vout3_d5 | ||||
0xE: gpio1_11 | ||||
0xF: sysboot5 |
Address Offset | 0x0000 1418 | ||
Physical Address | 0x4A00 3418 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD6_WAKEUPEVENT | GPMC_AD6_WAKEUPENABLE | RESERVED | GPMC_AD6_SLEWCONTROL | GPMC_AD6_INPUTENABLE | GPMC_AD6_PULLTYPESELECT | GPMC_AD6_PULLUDENABLE | RESERVED | GPMC_AD6_MODESELECT | GPMC_AD6_DELAYMODE | GPMC_AD6_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD6_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD6_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD6_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD6_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD6_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD6_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD6_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD6_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD6_MUXMODE | RW | 0xF | |
0x0: gpmc_ad6 | ||||
0x2: vin3a_d6 | ||||
0x3: vout3_d6 | ||||
0xE: gpio1_12 | ||||
0xF: sysboot6 |
Address Offset | 0x0000 141C | ||
Physical Address | 0x4A00 341C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD7_WAKEUPEVENT | GPMC_AD7_WAKEUPENABLE | RESERVED | GPMC_AD7_SLEWCONTROL | GPMC_AD7_INPUTENABLE | GPMC_AD7_PULLTYPESELECT | GPMC_AD7_PULLUDENABLE | RESERVED | GPMC_AD7_MODESELECT | GPMC_AD7_DELAYMODE | GPMC_AD7_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD7_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD7_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD7_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD7_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD7_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD7_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD7_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD7_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD7_MUXMODE | RW | 0xF | |
0x0: gpmc_ad7 | ||||
0x2: vin3a_d7 | ||||
0x3: vout3_d7 | ||||
0xE: gpio1_13 | ||||
0xF: sysboot7 |
Address Offset | 0x0000 1420 | ||
Physical Address | 0x4A00 3420 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD8_WAKEUPEVENT | GPMC_AD8_WAKEUPENABLE | RESERVED | GPMC_AD8_SLEWCONTROL | GPMC_AD8_INPUTENABLE | GPMC_AD8_PULLTYPESELECT | GPMC_AD8_PULLUDENABLE | RESERVED | GPMC_AD8_MODESELECT | GPMC_AD8_DELAYMODE | GPMC_AD8_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD8_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD8_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD8_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD8_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD8_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD8_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD8_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD8_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD8_MUXMODE | RW | 0xF | |
0x0: gpmc_ad8 | ||||
0x2: vin3a_d8 | ||||
0x3: vout3_d8 | ||||
0xE: gpio7_18 | ||||
0xF: sysboot8 |
Address Offset | 0x0000 1424 | ||
Physical Address | 0x4A00 3424 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD9_WAKEUPEVENT | GPMC_AD9_WAKEUPENABLE | RESERVED | GPMC_AD9_SLEWCONTROL | GPMC_AD9_INPUTENABLE | GPMC_AD9_PULLTYPESELECT | GPMC_AD9_PULLUDENABLE | RESERVED | GPMC_AD9_MODESELECT | GPMC_AD9_DELAYMODE | GPMC_AD9_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD9_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD9_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD9_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD9_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD9_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD9_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD9_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD9_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD9_MUXMODE | RW | 0xF | |
0x0: gpmc_ad9 | ||||
0x2: vin3a_d9 | ||||
0x3: vout3_d9 | ||||
0xE: gpio7_19 | ||||
0xF: sysboot9 |
Address Offset | 0x0000 1428 | ||
Physical Address | 0x4A00 3428 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD10_WAKEUPEVENT | GPMC_AD10_WAKEUPENABLE | RESERVED | GPMC_AD10_SLEWCONTROL | GPMC_AD10_INPUTENABLE | GPMC_AD10_PULLTYPESELECT | GPMC_AD10_PULLUDENABLE | RESERVED | GPMC_AD10_MODESELECT | GPMC_AD10_DELAYMODE | GPMC_AD10_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD10_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD10_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD10_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD10_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD10_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD10_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD10_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD10_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD10_MUXMODE | RW | 0xF | |
0x0: gpmc_ad10 | ||||
0x2: vin3a_d10 | ||||
0x3: vout3_d10 | ||||
0xE: gpio7_28 | ||||
0xF: sysboot10 |
Address Offset | 0x0000 142C | ||
Physical Address | 0x4A00 342C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD11_WAKEUPEVENT | GPMC_AD11_WAKEUPENABLE | RESERVED | GPMC_AD11_SLEWCONTROL | GPMC_AD11_INPUTENABLE | GPMC_AD11_PULLTYPESELECT | GPMC_AD11_PULLUDENABLE | RESERVED | GPMC_AD11_MODESELECT | GPMC_AD11_DELAYMODE | GPMC_AD11_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD11_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD11_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD11_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD11_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD11_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD11_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD11_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD11_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD11_MUXMODE | RW | 0xF | |
0x0: gpmc_ad11 | ||||
0x2: vin3a_d11 | ||||
0x3: vout3_d11 | ||||
0xE: gpio7_29 | ||||
0xF: sysboot11 |
Address Offset | 0x0000 1430 | ||
Physical Address | 0x4A00 3430 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD12_WAKEUPEVENT | GPMC_AD12_WAKEUPENABLE | RESERVED | GPMC_AD12_SLEWCONTROL | GPMC_AD12_INPUTENABLE | GPMC_AD12_PULLTYPESELECT | GPMC_AD12_PULLUDENABLE | RESERVED | GPMC_AD12_MODESELECT | GPMC_AD12_DELAYMODE | GPMC_AD12_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD12_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD12_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD12_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD12_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD12_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD12_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD12_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD12_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD12_MUXMODE | RW | 0xF | |
0x0: gpmc_ad12 | ||||
0x2: vin3a_d12 | ||||
0x3: vout3_d12 | ||||
0xE: gpio1_18 | ||||
0xF: sysboot12 |
Address Offset | 0x0000 1434 | ||
Physical Address | 0x4A00 3434 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD13_WAKEUPEVENT | GPMC_AD13_WAKEUPENABLE | RESERVED | GPMC_AD13_SLEWCONTROL | GPMC_AD13_INPUTENABLE | GPMC_AD13_PULLTYPESELECT | GPMC_AD13_PULLUDENABLE | RESERVED | GPMC_AD13_MODESELECT | GPMC_AD13_DELAYMODE | GPMC_AD13_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD13_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD13_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD13_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD13_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD13_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD13_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD13_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD13_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD13_MUXMODE | RW | 0xF | |
0x0: gpmc_ad13 | ||||
0x2: vin3a_d13 | ||||
0x3: vout3_d13 | ||||
0xE: gpio1_19 | ||||
0xF: sysboot13 |
Address Offset | 0x0000 1438 | ||
Physical Address | 0x4A00 3438 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD14_WAKEUPEVENT | GPMC_AD14_WAKEUPENABLE | RESERVED | GPMC_AD14_SLEWCONTROL | GPMC_AD14_INPUTENABLE | GPMC_AD14_PULLTYPESELECT | GPMC_AD14_PULLUDENABLE | RESERVED | GPMC_AD14_MODESELECT | GPMC_AD14_DELAYMODE | GPMC_AD14_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD14_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD14_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD14_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD14_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD14_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD14_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD14_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD14_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD14_MUXMODE | RW | 0xF | |
0x0: gpmc_ad14 | ||||
0x2: vin3a_d14 | ||||
0x3: vout3_d14 | ||||
0xE: gpio1_20 | ||||
0xF: sysboot14 |
Address Offset | 0x0000 143C | ||
Physical Address | 0x4A00 343C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_AD15_WAKEUPEVENT | GPMC_AD15_WAKEUPENABLE | RESERVED | GPMC_AD15_SLEWCONTROL | GPMC_AD15_INPUTENABLE | GPMC_AD15_PULLTYPESELECT | GPMC_AD15_PULLUDENABLE | RESERVED | GPMC_AD15_MODESELECT | GPMC_AD15_DELAYMODE | GPMC_AD15_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_AD15_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_AD15_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_AD15_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_AD15_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_AD15_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_AD15_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_AD15_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_AD15_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_AD15_MUXMODE | RW | 0xF | |
0x0: gpmc_ad15 | ||||
0x2: vin3a_d15 | ||||
0x3: vout3_d15 | ||||
0xE: gpio1_21 | ||||
0xF: sysboot15 |
Address Offset | 0x0000 1440 | ||
Physical Address | 0x4A00 3440 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A0_WAKEUPEVENT | GPMC_A0_WAKEUPENABLE | RESERVED | GPMC_A0_SLEWCONTROL | GPMC_A0_INPUTENABLE | GPMC_A0_PULLTYPESELECT | GPMC_A0_PULLUDENABLE | RESERVED | GPMC_A0_MODESELECT | GPMC_A0_DELAYMODE | GPMC_A0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A0_MUXMODE | RW | 0xF | |
0x0: gpmc_a0 | ||||
0x2: vin3a_d16 | ||||
0x3: vout3_d16 | ||||
0x4: vin4a_d0 | ||||
0x6: vin4b_d0 | ||||
0x7: i2c4_scl | ||||
0x8: uart5_rxd | ||||
0xE: gpio7_3 | ||||
0xF: Driver off |
Address Offset | 0x0000 1444 | ||
Physical Address | 0x4A00 3444 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A1_WAKEUPEVENT | GPMC_A1_WAKEUPENABLE | RESERVED | GPMC_A1_SLEWCONTROL | GPMC_A1_INPUTENABLE | GPMC_A1_PULLTYPESELECT | GPMC_A1_PULLUDENABLE | RESERVED | GPMC_A1_MODESELECT | GPMC_A1_DELAYMODE | GPMC_A1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A1_MUXMODE | RW | 0xF | |
0x0: gpmc_a1 | ||||
0x2: vin3a_d17 | ||||
0x3: vout3_d17 | ||||
0x4: vin4a_d1 | ||||
0x6: vin4b_d1 | ||||
0x7: i2c4_sda | ||||
0x8: uart5_txd | ||||
0xE: gpio7_4 | ||||
0xF: Driver off |
Address Offset | 0x0000 1448 | ||
Physical Address | 0x4A00 3448 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A2_WAKEUPEVENT | GPMC_A2_WAKEUPENABLE | RESERVED | GPMC_A2_SLEWCONTROL | GPMC_A2_INPUTENABLE | GPMC_A2_PULLTYPESELECT | GPMC_A2_PULLUDENABLE | RESERVED | GPMC_A2_MODESELECT | GPMC_A2_DELAYMODE | GPMC_A2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A2_MUXMODE | RW | 0xF | |
0x0: gpmc_a2 | ||||
0x2: vin3a_d18 | ||||
0x3: vout3_d18 | ||||
0x4: vin4a_d2 | ||||
0x6: vin4b_d2 | ||||
0x7: uart7_rxd | ||||
0x8: uart5_ctsn | ||||
0xE: gpio7_5 | ||||
0xF: Driver off |
Address Offset | 0x0000 144C | ||
Physical Address | 0x4A00 344C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A3_WAKEUPEVENT | GPMC_A3_WAKEUPENABLE | RESERVED | GPMC_A3_SLEWCONTROL | GPMC_A3_INPUTENABLE | GPMC_A3_PULLTYPESELECT | GPMC_A3_PULLUDENABLE | RESERVED | GPMC_A3_MODESELECT | GPMC_A3_DELAYMODE | GPMC_A3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A3_MUXMODE | RW | 0xF | |
0x0: gpmc_a3 | ||||
0x1: qspi1_cs2 | ||||
0x2: vin3a_d19 | ||||
0x3: vout3_d19 | ||||
0x4: vin4a_d3 | ||||
0x6: vin4b_d3 | ||||
0x7: uart7_txd | ||||
0x8: uart5_rtsn | ||||
0xE: gpio7_6 | ||||
0xF: Driver off |
Address Offset | 0x0000 1450 | ||
Physical Address | 0x4A00 3450 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A4_WAKEUPEVENT | GPMC_A4_WAKEUPENABLE | RESERVED | GPMC_A4_SLEWCONTROL | GPMC_A4_INPUTENABLE | GPMC_A4_PULLTYPESELECT | GPMC_A4_PULLUDENABLE | RESERVED | GPMC_A4_MODESELECT | GPMC_A4_DELAYMODE | GPMC_A4_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A4_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A4_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A4_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A4_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A4_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A4_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A4_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A4_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A4_MUXMODE | RW | 0xF | |
0x0: gpmc_a4 | ||||
0x1: qspi1_cs3 | ||||
0x2: vin3a_d20 | ||||
0x3: vout3_d20 | ||||
0x4: vin4a_d4 | ||||
0x6: vin4b_d4 | ||||
0x7: i2c5_scl | ||||
0x8: uart6_rxd | ||||
0xE: gpio1_26 | ||||
0xF: Driver off |
Address Offset | 0x0000 1454 | ||
Physical Address | 0x4A00 3454 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A5_WAKEUPEVENT | GPMC_A5_WAKEUPENABLE | RESERVED | GPMC_A5_SLEWCONTROL | GPMC_A5_INPUTENABLE | GPMC_A5_PULLTYPESELECT | GPMC_A5_PULLUDENABLE | RESERVED | GPMC_A5_MODESELECT | GPMC_A5_DELAYMODE | GPMC_A5_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A5_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A5_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A5_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A5_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A5_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A5_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A5_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A5_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A5_MUXMODE | RW | 0xF | |
0x0: gpmc_a5 | ||||
0x2: vin3a_d21 | ||||
0x3: vout3_d21 | ||||
0x4: vin4a_d5 | ||||
0x6: vin4b_d5 | ||||
0x7: i2c5_sda | ||||
0x8: uart6_txd | ||||
0xE: gpio1_27 | ||||
0xF: Driver off |
Address Offset | 0x0000 1458 | ||
Physical Address | 0x4A00 3458 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A6_WAKEUPEVENT | GPMC_A6_WAKEUPENABLE | RESERVED | GPMC_A6_SLEWCONTROL | GPMC_A6_INPUTENABLE | GPMC_A6_PULLTYPESELECT | GPMC_A6_PULLUDENABLE | RESERVED | GPMC_A6_MODESELECT | GPMC_A6_DELAYMODE | GPMC_A6_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A6_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A6_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A6_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A6_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A6_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A6_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A6_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A6_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A6_MUXMODE | RW | 0xF | |
0x0: gpmc_a6 | ||||
0x2: vin3a_d22 | ||||
0x3: vout3_d22 | ||||
0x4: vin4a_d6 | ||||
0x6: vin4b_d6 | ||||
0x7: uart8_rxd | ||||
0x8: uart6_ctsn | ||||
0xE: gpio1_28 | ||||
0xF: Driver off |
Address Offset | 0x0000 145C | ||
Physical Address | 0x4A00 345C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A7_WAKEUPEVENT | GPMC_A7_WAKEUPENABLE | RESERVED | GPMC_A7_SLEWCONTROL | GPMC_A7_INPUTENABLE | GPMC_A7_PULLTYPESELECT | GPMC_A7_PULLUDENABLE | RESERVED | GPMC_A7_MODESELECT | GPMC_A7_DELAYMODE | GPMC_A7_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A7_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A7_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A7_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A7_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A7_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A7_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A7_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A7_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A7_MUXMODE | RW | 0xF | |
0x0: gpmc_a7 | ||||
0x2: vin3a_d23 | ||||
0x3: vout3_d23 | ||||
0x4: vin4a_d7 | ||||
0x6: vin4b_d7 | ||||
0x7: uart8_txd | ||||
0x8: uart6_rtsn | ||||
0xE: gpio1_29 | ||||
0xF: Driver off |
Address Offset | 0x0000 1460 | ||
Physical Address | 0x4A00 3460 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A8_WAKEUPEVENT | GPMC_A8_WAKEUPENABLE | RESERVED | GPMC_A8_SLEWCONTROL | GPMC_A8_INPUTENABLE | GPMC_A8_PULLTYPESELECT | GPMC_A8_PULLUDENABLE | RESERVED | GPMC_A8_MODESELECT | GPMC_A8_DELAYMODE | GPMC_A8_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A8_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A8_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A8_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A8_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A8_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A8_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A8_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A8_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A8_MUXMODE | RW | 0xF | |
0x0: gpmc_a8 | ||||
0x2: vin3a_hsync0 | ||||
0x3: vout3_hsync | ||||
0x6: vin4b_hsync1 | ||||
0x7: timer12 | ||||
0x8: spi4_sclk | ||||
0xE: gpio1_30 | ||||
0xF: Driver off |
Address Offset | 0x0000 1464 | ||
Physical Address | 0x4A00 3464 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A9_WAKEUPEVENT | GPMC_A9_WAKEUPENABLE | RESERVED | GPMC_A9_SLEWCONTROL | GPMC_A9_INPUTENABLE | GPMC_A9_PULLTYPESELECT | GPMC_A9_PULLUDENABLE | RESERVED | GPMC_A9_MODESELECT | GPMC_A9_DELAYMODE | GPMC_A9_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A9_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A9_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A9_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A9_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A9_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A9_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A9_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A9_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A9_MUXMODE | RW | 0xF | |
0x0: gpmc_a9 | ||||
0x2: vin3a_vsync0 | ||||
0x3: vout3_vsync | ||||
0x6: vin4b_vsync1 | ||||
0x7: timer11 | ||||
0x8: spi4_d1 | ||||
0xE: gpio1_31 | ||||
0xF: Driver off |
Address Offset | 0x0000 1468 | ||
Physical Address | 0x4A00 3468 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A10_WAKEUPEVENT | GPMC_A10_WAKEUPENABLE | RESERVED | GPMC_A10_SLEWCONTROL | GPMC_A10_INPUTENABLE | GPMC_A10_PULLTYPESELECT | GPMC_A10_PULLUDENABLE | RESERVED | GPMC_A10_MODESELECT | GPMC_A10_DELAYMODE | GPMC_A10_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A10_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A10_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A10_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A10_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A10_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A10_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A10_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A10_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A10_MUXMODE | RW | 0xF | |
0x0: gpmc_a10 | ||||
0x2: vin3a_de0 | ||||
0x3: vout3_de | ||||
0x6: vin4b_clk1 | ||||
0x7: timer10 | ||||
0x8: spi4_d0 | ||||
0xE: gpio2_0 | ||||
0xF: Driver off |
Address Offset | 0x0000 146C | ||
Physical Address | 0x4A00 346C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A11_WAKEUPEVENT | GPMC_A11_WAKEUPENABLE | RESERVED | GPMC_A11_SLEWCONTROL | GPMC_A11_INPUTENABLE | GPMC_A11_PULLTYPESELECT | GPMC_A11_PULLUDENABLE | RESERVED | GPMC_A11_MODESELECT | GPMC_A11_DELAYMODE | GPMC_A11_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A11_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A11_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A11_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A11_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A11_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A11_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A11_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A11_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A11_MUXMODE | RW | 0xF | |
0x0: gpmc_a11 | ||||
0x2: vin3a_fld0 | ||||
0x3: vout3_fld | ||||
0x4: vin4a_fld0 | ||||
0x6: vin4b_de1 | ||||
0x7: timer9 | ||||
0x8: spi4_cs0 | ||||
0xE: gpio2_1 | ||||
0xF: Driver off |
Address Offset | 0x0000 1470 | ||
Physical Address | 0x4A00 3470 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A12_WAKEUPEVENT | GPMC_A12_WAKEUPENABLE | RESERVED | GPMC_A12_SLEWCONTROL | GPMC_A12_INPUTENABLE | GPMC_A12_PULLTYPESELECT | GPMC_A12_PULLUDENABLE | RESERVED | GPMC_A12_MODESELECT | GPMC_A12_DELAYMODE | GPMC_A12_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A12_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A12_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A12_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A12_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A12_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A12_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A12_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A12_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A12_MUXMODE | RW | 0xF | |
0x0: gpmc_a12 | ||||
0x4: vin4a_clk0 | ||||
0x5: gpmc_a0 | ||||
0x6: vin4b_fld1 | ||||
0x7: timer8 | ||||
0x8: spi4_cs1 | ||||
0x9: dma_evt1 | ||||
0xE: gpio2_2 | ||||
0xF: Driver off |
Address Offset | 0x0000 1474 | ||
Physical Address | 0x4A00 3474 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A13_WAKEUPEVENT | GPMC_A13_WAKEUPENABLE | RESERVED | GPMC_A13_SLEWCONTROL | GPMC_A13_INPUTENABLE | GPMC_A13_PULLTYPESELECT | GPMC_A13_PULLUDENABLE | RESERVED | GPMC_A13_MODESELECT | GPMC_A13_DELAYMODE | GPMC_A13_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A13_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A13_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A13_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A13_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A13_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A13_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A13_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A13_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A13_MUXMODE | RW | 0xF | |
0x0: gpmc_a13 | ||||
0x1: qspi1_rtclk | ||||
0x4: vin4a_hsync0 | ||||
0x7: timer7 | ||||
0x8: spi4_cs2 | ||||
0x9: dma_evt2 | ||||
0xE: gpio2_3 | ||||
0xF: Driver off |
Address Offset | 0x0000 1478 | ||
Physical Address | 0x4A00 3478 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A14_WAKEUPEVENT | GPMC_A14_WAKEUPENABLE | RESERVED | GPMC_A14_SLEWCONTROL | GPMC_A14_INPUTENABLE | GPMC_A14_PULLTYPESELECT | GPMC_A14_PULLUDENABLE | RESERVED | GPMC_A14_MODESELECT | GPMC_A14_DELAYMODE | GPMC_A14_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A14_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A14_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A14_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A14_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A14_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A14_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A14_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A14_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A14_MUXMODE | RW | 0xF | |
0x0: gpmc_a14 | ||||
0x1: qspi1_d3 | ||||
0x4: vin4a_vsync0 | ||||
0x7: timer6 | ||||
0x8: spi4_cs3 | ||||
0xE: gpio2_4 | ||||
0xF: Driver off |
Address Offset | 0x0000 147C | ||
Physical Address | 0x4A00 347C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A15_WAKEUPEVENT | GPMC_A15_WAKEUPENABLE | RESERVED | GPMC_A15_SLEWCONTROL | GPMC_A15_INPUTENABLE | GPMC_A15_PULLTYPESELECT | GPMC_A15_PULLUDENABLE | RESERVED | GPMC_A15_MODESELECT | GPMC_A15_DELAYMODE | GPMC_A15_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A15_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A15_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A15_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A15_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A15_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A15_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A15_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A15_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A15_MUXMODE | RW | 0xF | |
0x0: gpmc_a15 | ||||
0x1: qspi1_d2 | ||||
0x4: vin4a_d8 | ||||
0x7: timer5 | ||||
0xE: gpio2_5 | ||||
0xF: Driver off |
Address Offset | 0x0000 1480 | ||
Physical Address | 0x4A00 3480 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A16_WAKEUPEVENT | GPMC_A16_WAKEUPENABLE | RESERVED | GPMC_A16_SLEWCONTROL | GPMC_A16_INPUTENABLE | GPMC_A16_PULLTYPESELECT | GPMC_A16_PULLUDENABLE | RESERVED | GPMC_A16_MODESELECT | GPMC_A16_DELAYMODE | GPMC_A16_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A16_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A16_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A16_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A16_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A16_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A16_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A16_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A16_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A16_MUXMODE | RW | 0xF | |
0x0: gpmc_a16 | ||||
0x1: qspi1_d0 | ||||
0x4: vin4a_d9 | ||||
0xE: gpio2_6 | ||||
0xF: Driver off |
Address Offset | 0x0000 1484 | ||
Physical Address | 0x4A00 3484 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A17_WAKEUPEVENT | GPMC_A17_WAKEUPENABLE | RESERVED | GPMC_A17_SLEWCONTROL | GPMC_A17_INPUTENABLE | GPMC_A17_PULLTYPESELECT | GPMC_A17_PULLUDENABLE | RESERVED | GPMC_A17_MODESELECT | GPMC_A17_DELAYMODE | GPMC_A17_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A17_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A17_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A17_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A17_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A17_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A17_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A17_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A17_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A17_MUXMODE | RW | 0xF | |
0x0: gpmc_a17 | ||||
0x1: qspi1_d1 | ||||
0x4: vin4a_d10 | ||||
0xE: gpio2_7 | ||||
0xF: Driver off |
Address Offset | 0x0000 1488 | ||
Physical Address | 0x4A00 3488 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A18_WAKEUPEVENT | GPMC_A18_WAKEUPENABLE | RESERVED | GPMC_A18_SLEWCONTROL | GPMC_A18_INPUTENABLE | GPMC_A18_PULLTYPESELECT | GPMC_A18_PULLUDENABLE | RESERVED | GPMC_A18_MODESELECT | GPMC_A18_DELAYMODE | GPMC_A18_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A18_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A18_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A18_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A18_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A18_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A18_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A18_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A18_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A18_MUXMODE | RW | 0xF | |
0x0: gpmc_a18 | ||||
0x1: qspi1_sclk | ||||
0x4: vin4a_d11 | ||||
0xE: gpio2_8 | ||||
0xF: Driver off |
Address Offset | 0x0000 148C | ||
Physical Address | 0x4A00 348C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A19_WAKEUPEVENT | GPMC_A19_WAKEUPENABLE | RESERVED | GPMC_A19_SLEWCONTROL | GPMC_A19_INPUTENABLE | GPMC_A19_PULLTYPESELECT | GPMC_A19_PULLUDENABLE | RESERVED | GPMC_A19_MODESELECT | GPMC_A19_DELAYMODE | GPMC_A19_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A19_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A19_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A19_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A19_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A19_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A19_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A19_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A19_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A19_MUXMODE | RW | 0xF | |
0x0: gpmc_a19 | ||||
0x1: mmc2_dat4 | ||||
0x2: gpmc_a13 | ||||
0x4: vin4a_d12 | ||||
0x6: vin3b_d0 | ||||
0xE: gpio2_9 | ||||
0xF: Driver off |
Address Offset | 0x0000 1490 | ||
Physical Address | 0x4A00 3490 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A20_WAKEUPEVENT | GPMC_A20_WAKEUPENABLE | RESERVED | GPMC_A20_SLEWCONTROL | GPMC_A20_INPUTENABLE | GPMC_A20_PULLTYPESELECT | GPMC_A20_PULLUDENABLE | RESERVED | GPMC_A20_MODESELECT | GPMC_A20_DELAYMODE | GPMC_A20_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A20_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A20_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A20_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A20_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A20_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A20_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A20_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A20_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A20_MUXMODE | RW | 0xF | |
0x0: gpmc_a20 | ||||
0x1: mmc2_dat5 | ||||
0x2: gpmc_a14 | ||||
0x4: vin4a_d13 | ||||
0x6: vin3b_d1 | ||||
0xE: gpio2_10 | ||||
0xF: Driver off |
Address Offset | 0x0000 1494 | ||
Physical Address | 0x4A00 3494 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A21_WAKEUPEVENT | GPMC_A21_WAKEUPENABLE | RESERVED | GPMC_A21_SLEWCONTROL | GPMC_A21_INPUTENABLE | GPMC_A21_PULLTYPESELECT | GPMC_A21_PULLUDENABLE | RESERVED | GPMC_A21_MODESELECT | GPMC_A21_DELAYMODE | GPMC_A21_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A21_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A21_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A21_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A21_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A21_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A21_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A21_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A21_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A21_MUXMODE | RW | 0xF | |
0x0: gpmc_a21 | ||||
0x1: mmc2_dat6 | ||||
0x2: gpmc_a15 | ||||
0x4: vin4a_d14 | ||||
0x6: vin3b_d2 | ||||
0xE: gpio2_11 | ||||
0xF: Driver off |
Address Offset | 0x0000 1498 | ||
Physical Address | 0x4A00 3498 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A22_WAKEUPEVENT | GPMC_A22_WAKEUPENABLE | RESERVED | GPMC_A22_SLEWCONTROL | GPMC_A22_INPUTENABLE | GPMC_A22_PULLTYPESELECT | GPMC_A22_PULLUDENABLE | RESERVED | GPMC_A22_MODESELECT | GPMC_A22_DELAYMODE | GPMC_A22_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A22_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A22_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A22_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A22_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A22_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A22_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A22_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A22_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A22_MUXMODE | RW | 0xF | |
0x0: gpmc_a22 | ||||
0x1: mmc2_dat7 | ||||
0x2: gpmc_a16 | ||||
0x4: vin4a_d15 | ||||
0x6: vin3b_d3 | ||||
0xE: gpio2_12 | ||||
0xF: Driver off |
Address Offset | 0x0000 149C | ||
Physical Address | 0x4A00 349C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A23_WAKEUPEVENT | GPMC_A23_WAKEUPENABLE | RESERVED | GPMC_A23_SLEWCONTROL | GPMC_A23_INPUTENABLE | GPMC_A23_PULLTYPESELECT | GPMC_A23_PULLUDENABLE | RESERVED | GPMC_A23_MODESELECT | GPMC_A23_DELAYMODE | GPMC_A23_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A23_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A23_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A23_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A23_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A23_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A23_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A23_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A23_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A23_MUXMODE | RW | 0xF | |
0x0: gpmc_a23 | ||||
0x1: mmc2_clk | ||||
0x2: gpmc_a17 | ||||
0x4: vin4a_fld0 | ||||
0x6: vin3b_d4 | ||||
0xE: gpio2_13 | ||||
0xF: Driver off |
Address Offset | 0x0000 14A0 | ||
Physical Address | 0x4A00 34A0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A24_WAKEUPEVENT | GPMC_A24_WAKEUPENABLE | RESERVED | GPMC_A24_SLEWCONTROL | GPMC_A24_INPUTENABLE | GPMC_A24_PULLTYPESELECT | GPMC_A24_PULLUDENABLE | RESERVED | GPMC_A24_MODESELECT | GPMC_A24_DELAYMODE | GPMC_A24_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A24_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A24_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A24_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A24_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A24_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A24_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A24_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A24_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A24_MUXMODE | RW | 0xF | |
0x0: gpmc_a24 | ||||
0x1: mmc2_dat0 | ||||
0x2: gpmc_a18 | ||||
0x6: vin3b_d5 | ||||
0xE: gpio2_14 | ||||
0xF: Driver off |
Address Offset | 0x0000 14A4 | ||
Physical Address | 0x4A00 34A4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A25_WAKEUPEVENT | GPMC_A25_WAKEUPENABLE | RESERVED | GPMC_A25_SLEWCONTROL | GPMC_A25_INPUTENABLE | GPMC_A25_PULLTYPESELECT | GPMC_A25_PULLUDENABLE | RESERVED | GPMC_A25_MODESELECT | GPMC_A25_DELAYMODE | GPMC_A25_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A25_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A25_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A25_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A25_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A25_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A25_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A25_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A25_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A25_MUXMODE | RW | 0xF | |
0x0: gpmc_a25 | ||||
0x1: mmc2_dat1 | ||||
0x2: gpmc_a19 | ||||
0x6: vin3b_d6 | ||||
0xE: gpio2_15 | ||||
0xF: Driver off |
Address Offset | 0x0000 14A8 | ||
Physical Address | 0x4A00 34A8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A26_WAKEUPEVENT | GPMC_A26_WAKEUPENABLE | RESERVED | GPMC_A26_SLEWCONTROL | GPMC_A26_INPUTENABLE | GPMC_A26_PULLTYPESELECT | GPMC_A26_PULLUDENABLE | RESERVED | GPMC_A26_MODESELECT | GPMC_A26_DELAYMODE | GPMC_A26_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A26_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A26_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A26_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A26_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A26_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A26_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A26_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A26_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A26_MUXMODE | RW | 0xF | |
0x0: gpmc_a26 | ||||
0x1: mmc2_dat2 | ||||
0x2: gpmc_a20 | ||||
0x6: vin3b_d7 | ||||
0xE: gpio2_16 | ||||
0xF: Driver off |
Address Offset | 0x0000 14AC | ||
Physical Address | 0x4A00 34AC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_A27_WAKEUPEVENT | GPMC_A27_WAKEUPENABLE | RESERVED | GPMC_A27_SLEWCONTROL | GPMC_A27_INPUTENABLE | GPMC_A27_PULLTYPESELECT | GPMC_A27_PULLUDENABLE | RESERVED | GPMC_A27_MODESELECT | GPMC_A27_DELAYMODE | GPMC_A27_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_A27_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_A27_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_A27_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_A27_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_A27_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_A27_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_A27_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_A27_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_A27_MUXMODE | RW | 0xF | |
0x0: gpmc_a27 | ||||
0x1: mmc2_dat3 | ||||
0x2: gpmc_a21 | ||||
0x6: vin3b_hsync1 | ||||
0xE: gpio2_17 | ||||
0xF: Driver off |
Address Offset | 0x0000 14B0 | ||
Physical Address | 0x4A00 34B0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_CS1_WAKEUPEVENT | GPMC_CS1_WAKEUPENABLE | RESERVED | GPMC_CS1_SLEWCONTROL | GPMC_CS1_INPUTENABLE | GPMC_CS1_PULLTYPESELECT | GPMC_CS1_PULLUDENABLE | RESERVED | GPMC_CS1_MODESELECT | GPMC_CS1_DELAYMODE | GPMC_CS1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_CS1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_CS1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_CS1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_CS1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_CS1_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_CS1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_CS1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_CS1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_CS1_MUXMODE | RW | 0xF | |
0x0: gpmc_cs1 | ||||
0x1: mmc2_cmd | ||||
0x2: gpmc_a22 | ||||
0x4: vin4a_de0 | ||||
0x6: vin3b_vsync1 | ||||
0xE: gpio2_18 | ||||
0xF: Driver off |
Address Offset | 0x0000 14B4 | ||
Physical Address | 0x4A00 34B4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_CS0_WAKEUPEVENT | GPMC_CS0_WAKEUPENABLE | RESERVED | GPMC_CS0_SLEWCONTROL | GPMC_CS0_INPUTENABLE | GPMC_CS0_PULLTYPESELECT | GPMC_CS0_PULLUDENABLE | RESERVED | GPMC_CS0_MODESELECT | GPMC_CS0_DELAYMODE | GPMC_CS0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_CS0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_CS0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_CS0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_CS0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_CS0_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_CS0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_CS0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_CS0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_CS0_MUXMODE | RW | 0xF | |
0x0: gpmc_cs0 | ||||
0xE: gpio2_19 | ||||
0xF: Driver off |
Address Offset | 0x0000 14B8 | ||
Physical Address | 0x4A00 34B8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_CS2_WAKEUPEVENT | GPMC_CS2_WAKEUPENABLE | RESERVED | GPMC_CS2_SLEWCONTROL | GPMC_CS2_INPUTENABLE | GPMC_CS2_PULLTYPESELECT | GPMC_CS2_PULLUDENABLE | RESERVED | GPMC_CS2_MODESELECT | GPMC_CS2_DELAYMODE | GPMC_CS2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_CS2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_CS2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_CS2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_CS2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_CS2_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_CS2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_CS2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_CS2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_CS2_MUXMODE | RW | 0xF | |
0x0: gpmc_cs2 | ||||
0x1: qspi1_cs0 | ||||
0xE: gpio2_20 | ||||
0xF: Driver off |
Address Offset | 0x0000 14BC | ||
Physical Address | 0x4A00 34BC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_CS3_WAKEUPEVENT | GPMC_CS3_WAKEUPENABLE | RESERVED | GPMC_CS3_SLEWCONTROL | GPMC_CS3_INPUTENABLE | GPMC_CS3_PULLTYPESELECT | GPMC_CS3_PULLUDENABLE | RESERVED | GPMC_CS3_MODESELECT | GPMC_CS3_DELAYMODE | GPMC_CS3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_CS3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_CS3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_CS3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_CS3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_CS3_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_CS3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_CS3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_CS3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_CS3_MUXMODE | RW | 0xF | |
0x0: gpmc_cs3 | ||||
0x1: qspi1_cs1 | ||||
0x2: vin3a_clk0 | ||||
0x3: vout3_clk | ||||
0x5: gpmc_a1 | ||||
0xE: gpio2_21 | ||||
0xF: Driver off |
Address Offset | 0x0000 14C0 | ||
Physical Address | 0x4A00 34C0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_CLK_WAKEUPEVENT | GPMC_CLK_WAKEUPENABLE | RESERVED | GPMC_CLK_SLEWCONTROL | GPMC_CLK_INPUTENABLE | GPMC_CLK_PULLTYPESELECT | GPMC_CLK_PULLUDENABLE | RESERVED | GPMC_CLK_MODESELECT | GPMC_CLK_DELAYMODE | GPMC_CLK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_CLK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_CLK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_CLK_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_CLK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_CLK_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_CLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_CLK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_CLK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_CLK_MUXMODE | RW | 0xF | |
0x0: gpmc_clk | ||||
0x1: gpmc_cs7 | ||||
0x2: clkout1 | ||||
0x3: gpmc_wait1 | ||||
0x4: vin4a_hsync0 | ||||
0x5: vin4a_de0 | ||||
0x6: vin3b_clk1 | ||||
0x7: timer4 | ||||
0x8: i2c3_scl | ||||
0x9: dma_evt1 | ||||
0xE: gpio2_22 | ||||
0xF: Driver off |
Address Offset | 0x0000 14C4 | ||
Physical Address | 0x4A00 34C4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_ADVN_ALE_WAKEUPEVENT | GPMC_ADVN_ALE_WAKEUPENABLE | RESERVED | GPMC_ADVN_ALE_SLEWCONTROL | GPMC_ADVN_ALE_INPUTENABLE | GPMC_ADVN_ALE_PULLTYPESELECT | GPMC_ADVN_ALE_PULLUDENABLE | RESERVED | GPMC_ADVN_ALE_MODESELECT | GPMC_ADVN_ALE_DELAYMODE | GPMC_ADVN_ALE_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_ADVN_ALE_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_ADVN_ALE_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_ADVN_ALE_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_ADVN_ALE_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_ADVN_ALE_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_ADVN_ALE_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_ADVN_ALE_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_ADVN_ALE_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_ADVN_ALE_MUXMODE | RW | 0xF | |
0x0: gpmc_advn_ale | ||||
0x1: gpmc_cs6 | ||||
0x2: clkout2 | ||||
0x3: gpmc_wait1 | ||||
0x4: vin4a_vsync0 | ||||
0x5: gpmc_a2 | ||||
0x6: gpmc_a23 | ||||
0x7: timer3 | ||||
0x8: i2c3_sda | ||||
0x9: dma_evt2 | ||||
0xE: gpio2_23 | ||||
0xF: Driver off |
Address Offset | 0x0000 14C8 | ||
Physical Address | 0x4A00 34C8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_OEN_REN_WAKEUPEVENT | GPMC_OEN_REN_WAKEUPENABLE | RESERVED | GPMC_OEN_REN_SLEWCONTROL | GPMC_OEN_REN_INPUTENABLE | GPMC_OEN_REN_PULLTYPESELECT | GPMC_OEN_REN_PULLUDENABLE | RESERVED | GPMC_OEN_REN_MODESELECT | GPMC_OEN_REN_DELAYMODE | GPMC_OEN_REN_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_OEN_REN_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_OEN_REN_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_OEN_REN_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_OEN_REN_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_OEN_REN_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_OEN_REN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_OEN_REN_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_OEN_REN_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_OEN_REN_MUXMODE | RW | 0xF | |
0x0: gpmc_oen_ren | ||||
0xE: gpio2_24 | ||||
0xF: Driver off |
Address Offset | 0x0000 14CC | ||
Physical Address | 0x4A00 34CC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_WEN_WAKEUPEVENT | GPMC_WEN_WAKEUPENABLE | RESERVED | GPMC_WEN_SLEWCONTROL | GPMC_WEN_INPUTENABLE | GPMC_WEN_PULLTYPESELECT | GPMC_WEN_PULLUDENABLE | RESERVED | GPMC_WEN_MODESELECT | GPMC_WEN_DELAYMODE | GPMC_WEN_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_WEN_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_WEN_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_WEN_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_WEN_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_WEN_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_WEN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_WEN_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_WEN_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_WEN_MUXMODE | RW | 0xF | |
0x0: gpmc_wen | ||||
0xE: gpio2_25 | ||||
0xF: Driver off |
Address Offset | 0x0000 14D0 | ||
Physical Address | 0x4A00 34D0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_BEN0_WAKEUPEVENT | GPMC_BEN0_WAKEUPENABLE | RESERVED | GPMC_BEN0_SLEWCONTROL | GPMC_BEN0_INPUTENABLE | GPMC_BEN0_PULLTYPESELECT | GPMC_BEN0_PULLUDENABLE | RESERVED | GPMC_BEN0_MODESELECT | GPMC_BEN0_DELAYMODE | GPMC_BEN0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_BEN0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_BEN0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_BEN0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_BEN0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_BEN0_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_BEN0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_BEN0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_BEN0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_BEN0_MUXMODE | RW | 0xF | |
0x0: gpmc_ben0 | ||||
0x1: gpmc_cs4 | ||||
0x3: vin1b_hsync1 | ||||
0x6: vin3b_de1 | ||||
0x7: timer2 | ||||
0x9: dma_evt3 | ||||
0xE: gpio2_26 | ||||
0xF: Driver off |
Address Offset | 0x0000 14D4 | ||
Physical Address | 0x4A00 34D4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_BEN1_WAKEUPEVENT | GPMC_BEN1_WAKEUPENABLE | RESERVED | GPMC_BEN1_SLEWCONTROL | GPMC_BEN1_INPUTENABLE | GPMC_BEN1_PULLTYPESELECT | GPMC_BEN1_PULLUDENABLE | RESERVED | GPMC_BEN1_MODESELECT | GPMC_BEN1_DELAYMODE | GPMC_BEN1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_BEN1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_BEN1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_BEN1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_BEN1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_BEN1_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_BEN1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_BEN1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_BEN1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_BEN1_MUXMODE | RW | 0xF | |
0x0: gpmc_ben1 | ||||
0x1: gpmc_cs5 | ||||
0x3: vin1b_de1 | ||||
0x4: vin3b_clk1 | ||||
0x5: gpmc_a3 | ||||
0x6: vin3b_fld1 | ||||
0x7: timer1 | ||||
0x9: dma_evt4 | ||||
0xE: gpio2_27 | ||||
0xF: Driver off |
Address Offset | 0x0000 14D8 | ||
Physical Address | 0x4A00 34D8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPMC_WAIT0_WAKEUPEVENT | GPMC_WAIT0_WAKEUPENABLE | RESERVED | GPMC_WAIT0_SLEWCONTROL | GPMC_WAIT0_INPUTENABLE | GPMC_WAIT0_PULLTYPESELECT | GPMC_WAIT0_PULLUDENABLE | RESERVED | GPMC_WAIT0_MODESELECT | GPMC_WAIT0_DELAYMODE | GPMC_WAIT0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPMC_WAIT0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPMC_WAIT0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPMC_WAIT0_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPMC_WAIT0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPMC_WAIT0_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPMC_WAIT0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPMC_WAIT0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPMC_WAIT0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPMC_WAIT0_MUXMODE | RW | 0xF | |
0x0: gpmc_wait0 | ||||
0xE: gpio2_28 | ||||
0xF: Driver off |
Address Offset | 0x0000 14DC | ||
Physical Address | 0x4A00 34DC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_CLK0_WAKEUPEVENT | VIN1A_CLK0_WAKEUPENABLE | RESERVED | VIN1A_CLK0_SLEWCONTROL | VIN1A_CLK0_INPUTENABLE | VIN1A_CLK0_PULLTYPESELECT | VIN1A_CLK0_PULLUDENABLE | RESERVED | VIN1A_CLK0_MODESELECT | VIN1A_CLK0_DELAYMODE | VIN1A_CLK0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_CLK0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_CLK0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_CLK0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_CLK0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_CLK0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_CLK0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_CLK0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_CLK0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_CLK0_MUXMODE | RW | 0xF | |
0x0: vin1a_clk0 | ||||
0x3: vout3_d16 | ||||
0x4: vout3_fld | ||||
0xE: gpio2_30 | ||||
0xF: Driver off |
Address Offset | 0x0000 14E0 | ||
Physical Address | 0x4A00 34E0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1B_CLK1_WAKEUPEVENT | VIN1B_CLK1_WAKEUPENABLE | RESERVED | VIN1B_CLK1_SLEWCONTROL | VIN1B_CLK1_INPUTENABLE | VIN1B_CLK1_PULLTYPESELECT | VIN1B_CLK1_PULLUDENABLE | RESERVED | VIN1B_CLK1_MODESELECT | VIN1B_CLK1_DELAYMODE | VIN1B_CLK1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1B_CLK1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1B_CLK1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1B_CLK1_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1B_CLK1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1B_CLK1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1B_CLK1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1B_CLK1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1B_CLK1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1B_CLK1_MUXMODE | RW | 0xF | |
0x0: vin1b_clk1 | ||||
0x6: vin3a_clk0 | ||||
0xE: gpio2_31 | ||||
0xF: Driver off |
Address Offset | 0x0000 14E4 | ||
Physical Address | 0x4A00 34E4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_DE0_WAKEUPEVENT | VIN1A_DE0_WAKEUPENABLE | RESERVED | VIN1A_DE0_SLEWCONTROL | VIN1A_DE0_INPUTENABLE | VIN1A_DE0_PULLTYPESELECT | VIN1A_DE0_PULLUDENABLE | RESERVED | VIN1A_DE0_MODESELECT | VIN1A_DE0_DELAYMODE | VIN1A_DE0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_DE0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_DE0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_DE0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_DE0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_DE0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_DE0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_DE0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_DE0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_DE0_MUXMODE | RW | 0xF | |
0x0: vin1a_de0 | ||||
0x1: vin1b_hsync1 | ||||
0x3: vout3_d17 | ||||
0x4: vout3_de | ||||
0x5: uart7_rxd | ||||
0x7: timer16 | ||||
0x8: spi3_sclk | ||||
0x9: kbd_row0 | ||||
0xA: eQEP1A_in | ||||
0xE: gpio3_0 | ||||
0xF: Driver off |
Address Offset | 0x0000 14E8 | ||
Physical Address | 0x4A00 34E8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_FLD0_WAKEUPEVENT | VIN1A_FLD0_WAKEUPENABLE | RESERVED | VIN1A_FLD0_SLEWCONTROL | VIN1A_FLD0_INPUTENABLE | VIN1A_FLD0_PULLTYPESELECT | VIN1A_FLD0_PULLUDENABLE | RESERVED | VIN1A_FLD0_MODESELECT | VIN1A_FLD0_DELAYMODE | VIN1A_FLD0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_FLD0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_FLD0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_FLD0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_FLD0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_FLD0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_FLD0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_FLD0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_FLD0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_FLD0_MUXMODE | RW | 0xF | |
0x0: vin1a_fld0 | ||||
0x1: vin1b_vsync1 | ||||
0x4: vout3_clk | ||||
0x5: uart7_txd | ||||
0x7: timer15 | ||||
0x8: spi3_d1 | ||||
0x9: kbd_row1 | ||||
0xA: eQEP1B_in | ||||
0xE: gpio3_1 | ||||
0xF: Driver off |
Address Offset | 0x0000 14EC | ||
Physical Address | 0x4A00 34EC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_HSYNC0_WAKEUPEVENT | VIN1A_HSYNC0_WAKEUPENABLE | RESERVED | VIN1A_HSYNC0_SLEWCONTROL | VIN1A_HSYNC0_INPUTENABLE | VIN1A_HSYNC0_PULLTYPESELECT | VIN1A_HSYNC0_PULLUDENABLE | RESERVED | VIN1A_HSYNC0_MODESELECT | VIN1A_HSYNC0_DELAYMODE | VIN1A_HSYNC0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_HSYNC0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_HSYNC0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_HSYNC0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_HSYNC0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_HSYNC0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_HSYNC0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_HSYNC0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_HSYNC0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_HSYNC0_MUXMODE | RW | 0xF | |
0x0: vin1a_hsync0 | ||||
0x1: vin1b_fld1 | ||||
0x4: vout3_hsync | ||||
0x5: uart7_ctsn | ||||
0x7: timer14 | ||||
0x8: spi3_d0 | ||||
0xA: eQEP1_index | ||||
0xE: gpio3_2 | ||||
0xF: Driver off |
Address Offset | 0x0000 14F0 | ||
Physical Address | 0x4A00 34F0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_VSYNC0_WAKEUPEVENT | VIN1A_VSYNC0_WAKEUPENABLE | RESERVED | VIN1A_VSYNC0_SLEWCONTROL | VIN1A_VSYNC0_INPUTENABLE | VIN1A_VSYNC0_PULLTYPESELECT | VIN1A_VSYNC0_PULLUDENABLE | RESERVED | VIN1A_VSYNC0_MODESELECT | VIN1A_VSYNC0_DELAYMODE | VIN1A_VSYNC0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_VSYNC0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_VSYNC0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_VSYNC0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_VSYNC0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_VSYNC0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_VSYNC0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_VSYNC0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_VSYNC0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_VSYNC0_MUXMODE | RW | 0xF | |
0x0: vin1a_vsync0 | ||||
0x1: vin1b_de1 | ||||
0x4: vout3_vsync | ||||
0x5: uart7_rtsn | ||||
0x7: timer13 | ||||
0x8: spi3_cs0 | ||||
0xA: eQEP1_strobe | ||||
0xE: gpio3_3 | ||||
0xF: Driver off |
Address Offset | 0x0000 14F4 | ||
Physical Address | 0x4A00 34F4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D0_WAKEUPEVENT | VIN1A_D0_WAKEUPENABLE | RESERVED | VIN1A_D0_SLEWCONTROL | VIN1A_D0_INPUTENABLE | VIN1A_D0_PULLTYPESELECT | VIN1A_D0_PULLUDENABLE | RESERVED | VIN1A_D0_MODESELECT | VIN1A_D0_DELAYMODE | VIN1A_D0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D0_MUXMODE | RW | 0xF | |
0x0: vin1a_d0 | ||||
0x3: vout3_d7 | ||||
0x4: vout3_d23 | ||||
0x5: uart8_rxd | ||||
0xA: ehrpwm1A | ||||
0xE: gpio3_4 | ||||
0xF: Driver off |
Address Offset | 0x0000 14F8 | ||
Physical Address | 0x4A00 34F8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D1_WAKEUPEVENT | VIN1A_D1_WAKEUPENABLE | RESERVED | VIN1A_D1_SLEWCONTROL | VIN1A_D1_INPUTENABLE | VIN1A_D1_PULLTYPESELECT | VIN1A_D1_PULLUDENABLE | RESERVED | VIN1A_D1_MODESELECT | VIN1A_D1_DELAYMODE | VIN1A_D1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D1_MUXMODE | RW | 0xF | |
0x0: vin1a_d1 | ||||
0x3: vout3_d6 | ||||
0x4: vout3_d22 | ||||
0x5: uart8_txd | ||||
0xA: ehrpwm1B | ||||
0xE: gpio3_5 | ||||
0xF: Driver off |
Address Offset | 0x0000 14FC | ||
Physical Address | 0x4A00 34FC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D2_WAKEUPEVENT | VIN1A_D2_WAKEUPENABLE | RESERVED | VIN1A_D2_SLEWCONTROL | VIN1A_D2_INPUTENABLE | VIN1A_D2_PULLTYPESELECT | VIN1A_D2_PULLUDENABLE | RESERVED | VIN1A_D2_MODESELECT | VIN1A_D2_DELAYMODE | VIN1A_D2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D2_MUXMODE | RW | 0xF | |
0x0: vin1a_d2 | ||||
0x3: vout3_d5 | ||||
0x4: vout3_d21 | ||||
0x5: uart8_ctsn | ||||
0xA: ehrpwm1_tripzone_input | ||||
0xE: gpio3_6 | ||||
0xF: Driver off |
Address Offset | 0x0000 1500 | ||
Physical Address | 0x4A00 3500 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D3_WAKEUPEVENT | VIN1A_D3_WAKEUPENABLE | RESERVED | VIN1A_D3_SLEWCONTROL | VIN1A_D3_INPUTENABLE | VIN1A_D3_PULLTYPESELECT | VIN1A_D3_PULLUDENABLE | RESERVED | VIN1A_D3_MODESELECT | VIN1A_D3_DELAYMODE | VIN1A_D3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D3_MUXMODE | RW | 0xF | |
0x0: vin1a_d3 | ||||
0x3: vout3_d4 | ||||
0x4: vout3_d20 | ||||
0x5: uart8_rtsn | ||||
0xA: eCAP1_in_PWM1_out | ||||
0xE: gpio3_7 | ||||
0xF: Driver off |
Address Offset | 0x0000 1504 | ||
Physical Address | 0x4A00 3504 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D4_WAKEUPEVENT | VIN1A_D4_WAKEUPENABLE | RESERVED | VIN1A_D4_SLEWCONTROL | VIN1A_D4_INPUTENABLE | VIN1A_D4_PULLTYPESELECT | VIN1A_D4_PULLUDENABLE | RESERVED | VIN1A_D4_MODESELECT | VIN1A_D4_DELAYMODE | VIN1A_D4_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D4_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D4_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D4_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D4_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D4_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D4_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D4_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D4_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D4_MUXMODE | RW | 0xF | |
0x0: vin1a_d4 | ||||
0x3: vout3_d3 | ||||
0x4: vout3_d19 | ||||
0xA: ehrpwm1_synci | ||||
0xE: gpio3_8 | ||||
0xF: Driver off |
Address Offset | 0x0000 1508 | ||
Physical Address | 0x4A00 3508 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D5_WAKEUPEVENT | VIN1A_D5_WAKEUPENABLE | RESERVED | VIN1A_D5_SLEWCONTROL | VIN1A_D5_INPUTENABLE | VIN1A_D5_PULLTYPESELECT | VIN1A_D5_PULLUDENABLE | RESERVED | VIN1A_D5_MODESELECT | VIN1A_D5_DELAYMODE | VIN1A_D5_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D5_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D5_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D5_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D5_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D5_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D5_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D5_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D5_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D5_MUXMODE | RW | 0xF | |
0x0: vin1a_d5 | ||||
0x3: vout3_d2 | ||||
0x4: vout3_d18 | ||||
0xA: ehrpwm1_synco | ||||
0xE: gpio3_9 | ||||
0xF: Driver off |
Address Offset | 0x0000 150C | ||
Physical Address | 0x4A00 350C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D6_WAKEUPEVENT | VIN1A_D6_WAKEUPENABLE | RESERVED | VIN1A_D6_SLEWCONTROL | VIN1A_D6_INPUTENABLE | VIN1A_D6_PULLTYPESELECT | VIN1A_D6_PULLUDENABLE | RESERVED | VIN1A_D6_MODESELECT | VIN1A_D6_DELAYMODE | VIN1A_D6_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D6_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D6_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D6_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D6_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D6_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D6_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D6_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D6_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D6_MUXMODE | RW | 0xF | |
0x0: vin1a_d6 | ||||
0x3: vout3_d1 | ||||
0x4: vout3_d17 | ||||
0xA: eQEP2A_in | ||||
0xE: gpio3_10 | ||||
0xF: Driver off |
Address Offset | 0x0000 1510 | ||
Physical Address | 0x4A00 3510 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D7_WAKEUPEVENT | VIN1A_D7_WAKEUPENABLE | RESERVED | VIN1A_D7_SLEWCONTROL | VIN1A_D7_INPUTENABLE | VIN1A_D7_PULLTYPESELECT | VIN1A_D7_PULLUDENABLE | RESERVED | VIN1A_D7_MODESELECT | VIN1A_D7_DELAYMODE | VIN1A_D7_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D7_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D7_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D7_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D7_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D7_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D7_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D7_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D7_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D7_MUXMODE | RW | 0xF | |
0x0: vin1a_d7 | ||||
0x3: vout3_d0 | ||||
0x4: vout3_d16 | ||||
0xA: eQEP2B_in | ||||
0xE: gpio3_11 | ||||
0xF: Driver off |
Address Offset | 0x0000 1514 | ||
Physical Address | 0x4A00 3514 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D8_WAKEUPEVENT | VIN1A_D8_WAKEUPENABLE | RESERVED | VIN1A_D8_SLEWCONTROL | VIN1A_D8_INPUTENABLE | VIN1A_D8_PULLTYPESELECT | VIN1A_D8_PULLUDENABLE | RESERVED | VIN1A_D8_MODESELECT | VIN1A_D8_DELAYMODE | VIN1A_D8_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D8_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D8_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D8_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D8_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D8_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D8_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D8_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D8_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D8_MUXMODE | RW | 0xF | |
0x0: vin1a_d8 | ||||
0x1: vin1b_d7 | ||||
0x4: vout3_d15 | ||||
0x9: kbd_row2 | ||||
0xA: eQEP2_index | ||||
0xE: gpio3_12 | ||||
0xF: Driver off |
Address Offset | 0x0000 1518 | ||
Physical Address | 0x4A00 3518 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D9_WAKEUPEVENT | VIN1A_D9_WAKEUPENABLE | RESERVED | VIN1A_D9_SLEWCONTROL | VIN1A_D9_INPUTENABLE | VIN1A_D9_PULLTYPESELECT | VIN1A_D9_PULLUDENABLE | RESERVED | VIN1A_D9_MODESELECT | VIN1A_D9_DELAYMODE | VIN1A_D9_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D9_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D9_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D9_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D9_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D9_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D9_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D9_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D9_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D9_MUXMODE | RW | 0xF | |
0x0: vin1a_d9 | ||||
0x1: vin1b_d6 | ||||
0x4: vout3_d14 | ||||
0x9: kbd_row3 | ||||
0xA: eQEP2_strobe | ||||
0xE: gpio3_13 | ||||
0xF: Driver off |
Address Offset | 0x0000 151C | ||
Physical Address | 0x4A00 351C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D10_WAKEUPEVENT | VIN1A_D10_WAKEUPENABLE | RESERVED | VIN1A_D10_SLEWCONTROL | VIN1A_D10_INPUTENABLE | VIN1A_D10_PULLTYPESELECT | VIN1A_D10_PULLUDENABLE | RESERVED | VIN1A_D10_MODESELECT | VIN1A_D10_DELAYMODE | VIN1A_D10_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D10_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D10_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D10_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D10_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D10_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D10_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D10_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D10_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D10_MUXMODE | RW | 0xF | |
0x0: vin1a_d10 | ||||
0x1: vin1b_d5 | ||||
0x4: vout3_d13 | ||||
0x9: kbd_row4 | ||||
0xE: gpio3_14 | ||||
0xF: Driver off |
Address Offset | 0x0000 1520 | ||
Physical Address | 0x4A00 3520 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D11_WAKEUPEVENT | VIN1A_D11_WAKEUPENABLE | RESERVED | VIN1A_D11_SLEWCONTROL | VIN1A_D11_INPUTENABLE | VIN1A_D11_PULLTYPESELECT | VIN1A_D11_PULLUDENABLE | RESERVED | VIN1A_D11_MODESELECT | VIN1A_D11_DELAYMODE | VIN1A_D11_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D11_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D11_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D11_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D11_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D11_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D11_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D11_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D11_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D11_MUXMODE | RW | 0xF | |
0x0: vin1a_d11 | ||||
0x1: vin1b_d4 | ||||
0x4: vout3_d12 | ||||
0x5: gpmc_a23 | ||||
0x9: kbd_row5 | ||||
0xE: gpio3_15 | ||||
0xF: Driver off |
Address Offset | 0x0000 1524 | ||
Physical Address | 0x4A00 3524 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D12_WAKEUPEVENT | VIN1A_D12_WAKEUPENABLE | RESERVED | VIN1A_D12_SLEWCONTROL | VIN1A_D12_INPUTENABLE | VIN1A_D12_PULLTYPESELECT | VIN1A_D12_PULLUDENABLE | RESERVED | VIN1A_D12_MODESELECT | VIN1A_D12_DELAYMODE | VIN1A_D12_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D12_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D12_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D12_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D12_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D12_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D12_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D12_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D12_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D12_MUXMODE | RW | 0xF | |
0x0: vin1a_d12 | ||||
0x1: vin1b_d3 | ||||
0x2: usb3_ulpi_d7 | ||||
0x4: vout3_d11 | ||||
0x5: gpmc_a24 | ||||
0x9: kbd_row6 | ||||
0xE: gpio3_16 | ||||
0xF: Driver off |
Address Offset | 0x0000 1528 | ||
Physical Address | 0x4A00 3528 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D13_WAKEUPEVENT | VIN1A_D13_WAKEUPENABLE | RESERVED | VIN1A_D13_SLEWCONTROL | VIN1A_D13_INPUTENABLE | VIN1A_D13_PULLTYPESELECT | VIN1A_D13_PULLUDENABLE | RESERVED | VIN1A_D13_MODESELECT | VIN1A_D13_DELAYMODE | VIN1A_D13_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D13_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D13_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D13_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D13_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D13_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D13_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D13_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D13_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D13_MUXMODE | RW | 0xF | |
0x0: vin1a_d13 | ||||
0x1: vin1b_d2 | ||||
0x2: usb3_ulpi_d6 | ||||
0x4: vout3_d10 | ||||
0x5: gpmc_a25 | ||||
0x9: kbd_row7 | ||||
0xE: gpio3_17 | ||||
0xF: Driver off |
Address Offset | 0x0000 152C | ||
Physical Address | 0x4A00 352C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D14_WAKEUPEVENT | VIN1A_D14_WAKEUPENABLE | RESERVED | VIN1A_D14_SLEWCONTROL | VIN1A_D14_INPUTENABLE | VIN1A_D14_PULLTYPESELECT | VIN1A_D14_PULLUDENABLE | RESERVED | VIN1A_D14_MODESELECT | VIN1A_D14_DELAYMODE | VIN1A_D14_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D14_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D14_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D14_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D14_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D14_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D14_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D14_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D14_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D14_MUXMODE | RW | 0xF | |
0x0: vin1a_d14 | ||||
0x1: vin1b_d1 | ||||
0x2: usb3_ulpi_d5 | ||||
0x4: vout3_d9 | ||||
0x5: gpmc_a26 | ||||
0x9: kbd_row8 | ||||
0xE: gpio3_18 | ||||
0xF: Driver off |
Address Offset | 0x0000 1530 | ||
Physical Address | 0x4A00 3530 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D15_WAKEUPEVENT | VIN1A_D15_WAKEUPENABLE | RESERVED | VIN1A_D15_SLEWCONTROL | VIN1A_D15_INPUTENABLE | VIN1A_D15_PULLTYPESELECT | VIN1A_D15_PULLUDENABLE | RESERVED | VIN1A_D15_MODESELECT | VIN1A_D15_DELAYMODE | VIN1A_D15_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D15_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D15_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D15_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D15_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D15_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D15_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D15_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D15_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D15_MUXMODE | RW | 0xF | |
0x0: vin1a_d15 | ||||
0x1: vin1b_d0 | ||||
0x2: usb3_ulpi_d4 | ||||
0x4: vout3_d8 | ||||
0x5: gpmc_a27 | ||||
0x9: kbd_col0 | ||||
0xE: gpio3_19 | ||||
0xF: Driver off |
Address Offset | 0x0000 1534 | ||
Physical Address | 0x4A00 3534 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D16_WAKEUPEVENT | VIN1A_D16_WAKEUPENABLE | RESERVED | VIN1A_D16_SLEWCONTROL | VIN1A_D16_INPUTENABLE | VIN1A_D16_PULLTYPESELECT | VIN1A_D16_PULLUDENABLE | RESERVED | VIN1A_D16_MODESELECT | VIN1A_D16_DELAYMODE | VIN1A_D16_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D16_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D16_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D16_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D16_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D16_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D16_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D16_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D16_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D16_MUXMODE | RW | 0xF | |
0x0: vin1a_d16 | ||||
0x1: vin1b_d7 | ||||
0x2: usb3_ulpi_d3 | ||||
0x4: vout3_d7 | ||||
0x6: vin3a_d0 | ||||
0x9: kbd_col1 | ||||
0xE: gpio3_20 | ||||
0xF: Driver off |
Address Offset | 0x0000 1538 | ||
Physical Address | 0x4A00 3538 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D17_WAKEUPEVENT | VIN1A_D17_WAKEUPENABLE | RESERVED | VIN1A_D17_SLEWCONTROL | VIN1A_D17_INPUTENABLE | VIN1A_D17_PULLTYPESELECT | VIN1A_D17_PULLUDENABLE | RESERVED | VIN1A_D17_MODESELECT | VIN1A_D17_DELAYMODE | VIN1A_D17_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D17_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D17_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D17_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D17_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D17_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D17_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D17_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D17_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D17_MUXMODE | RW | 0xF | |
0x0: vin1a_d17 | ||||
0x1: vin1b_d6 | ||||
0x2: usb3_ulpi_d2 | ||||
0x4: vout3_d6 | ||||
0x6: vin3a_d1 | ||||
0x9: kbd_col2 | ||||
0xE: gpio3_21 | ||||
0xF: Driver off |
Address Offset | 0x0000 153C | ||
Physical Address | 0x4A00 353C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D18_WAKEUPEVENT | VIN1A_D18_WAKEUPENABLE | RESERVED | VIN1A_D18_SLEWCONTROL | VIN1A_D18_INPUTENABLE | VIN1A_D18_PULLTYPESELECT | VIN1A_D18_PULLUDENABLE | RESERVED | VIN1A_D18_MODESELECT | VIN1A_D18_DELAYMODE | VIN1A_D18_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D18_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D18_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D18_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D18_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D18_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D18_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D18_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D18_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D18_MUXMODE | RW | 0xF | |
0x0: vin1a_d18 | ||||
0x1: vin1b_d5 | ||||
0x2: usb3_ulpi_d1 | ||||
0x4: vout3_d5 | ||||
0x6: vin3a_d2 | ||||
0x9: kbd_col3 | ||||
0xE: gpio3_22 | ||||
0xF: Driver off |
Address Offset | 0x0000 1540 | ||
Physical Address | 0x4A00 3540 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D19_WAKEUPEVENT | VIN1A_D19_WAKEUPENABLE | RESERVED | VIN1A_D19_SLEWCONTROL | VIN1A_D19_INPUTENABLE | VIN1A_D19_PULLTYPESELECT | VIN1A_D19_PULLUDENABLE | RESERVED | VIN1A_D19_MODESELECT | VIN1A_D19_DELAYMODE | VIN1A_D19_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D19_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D19_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D19_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D19_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D19_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D19_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D19_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D19_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D19_MUXMODE | RW | 0xF | |
0x0: vin1a_d19 | ||||
0x1: vin1b_d4 | ||||
0x2: usb3_ulpi_d0 | ||||
0x4: vout3_d4 | ||||
0x6: vin3a_d3 | ||||
0x9: kbd_col4 | ||||
0xE: gpio3_23 | ||||
0xF: Driver off |
Address Offset | 0x0000 1544 | ||
Physical Address | 0x4A00 3544 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D20_WAKEUPEVENT | VIN1A_D20_WAKEUPENABLE | RESERVED | VIN1A_D20_SLEWCONTROL | VIN1A_D20_INPUTENABLE | VIN1A_D20_PULLTYPESELECT | VIN1A_D20_PULLUDENABLE | RESERVED | VIN1A_D20_MODESELECT | VIN1A_D20_DELAYMODE | VIN1A_D20_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D20_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D20_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D20_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D20_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D20_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D20_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D20_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D20_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D20_MUXMODE | RW | 0xF | |
0x0: vin1a_d20 | ||||
0x1: vin1b_d3 | ||||
0x2: usb3_ulpi_nxt | ||||
0x4: vout3_d3 | ||||
0x6: vin3a_d4 | ||||
0x9: kbd_col5 | ||||
0xE: gpio3_24 | ||||
0xF: Driver off |
Address Offset | 0x0000 1548 | ||
Physical Address | 0x4A00 3548 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D21_WAKEUPEVENT | VIN1A_D21_WAKEUPENABLE | RESERVED | VIN1A_D21_SLEWCONTROL | VIN1A_D21_INPUTENABLE | VIN1A_D21_PULLTYPESELECT | VIN1A_D21_PULLUDENABLE | RESERVED | VIN1A_D21_MODESELECT | VIN1A_D21_DELAYMODE | VIN1A_D21_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D21_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D21_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D21_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D21_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D21_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D21_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D21_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D21_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D21_MUXMODE | RW | 0xF | |
0x0: vin1a_d21 | ||||
0x1: vin1b_d2 | ||||
0x2: usb3_ulpi_dir | ||||
0x4: vout3_d2 | ||||
0x6: vin3a_d5 | ||||
0x9: kbd_col6 | ||||
0xE: gpio3_25 | ||||
0xF: Driver off |
Address Offset | 0x0000 154C | ||
Physical Address | 0x4A00 354C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D22_WAKEUPEVENT | VIN1A_D22_WAKEUPENABLE | RESERVED | VIN1A_D22_SLEWCONTROL | VIN1A_D22_INPUTENABLE | VIN1A_D22_PULLTYPESELECT | VIN1A_D22_PULLUDENABLE | RESERVED | VIN1A_D22_MODESELECT | VIN1A_D22_DELAYMODE | VIN1A_D22_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D22_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D22_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D22_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D22_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D22_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D22_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D22_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D22_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D22_MUXMODE | RW | 0xF | |
0x0: vin1a_d22 | ||||
0x1: vin1b_d1 | ||||
0x2: usb3_ulpi_stp | ||||
0x4: vout3_d1 | ||||
0x6: vin3a_d6 | ||||
0x9: kbd_col7 | ||||
0xE: gpio3_26 | ||||
0xF: Driver off |
Address Offset | 0x0000 1550 | ||
Physical Address | 0x4A00 3550 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN1A_D23_WAKEUPEVENT | VIN1A_D23_WAKEUPENABLE | RESERVED | VIN1A_D23_SLEWCONTROL | VIN1A_D23_INPUTENABLE | VIN1A_D23_PULLTYPESELECT | VIN1A_D23_PULLUDENABLE | RESERVED | VIN1A_D23_MODESELECT | VIN1A_D23_DELAYMODE | VIN1A_D23_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN1A_D23_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN1A_D23_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN1A_D23_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN1A_D23_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN1A_D23_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN1A_D23_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN1A_D23_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN1A_D23_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN1A_D23_MUXMODE | RW | 0xF | |
0x0: vin1a_d23 | ||||
0x1: vin1b_d0 | ||||
0x2: usb3_ulpi_clk | ||||
0x4: vout3_d0 | ||||
0x6: vin3a_d7 | ||||
0x9: kbd_col8 | ||||
0xE: gpio3_27 | ||||
0xF: Driver off |
Address Offset | 0x0000 1554 | ||
Physical Address | 0x4A00 3554 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_CLK0_WAKEUPEVENT | VIN2A_CLK0_WAKEUPENABLE | RESERVED | VIN2A_CLK0_SLEWCONTROL | VIN2A_CLK0_INPUTENABLE | VIN2A_CLK0_PULLTYPESELECT | VIN2A_CLK0_PULLUDENABLE | RESERVED | VIN2A_CLK0_MODESELECT | VIN2A_CLK0_DELAYMODE | VIN2A_CLK0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_CLK0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_CLK0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_CLK0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_CLK0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_CLK0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_CLK0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_CLK0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_CLK0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_CLK0_MUXMODE | RW | 0xF | |
0x0: vin2a_clk0 | ||||
0x4: vout2_fld | ||||
0x5: emu5 | ||||
0x9: kbd_row0 | ||||
0xA: eQEP1A_in | ||||
0xE: gpio3_28 | ||||
0xF: Driver off |
Address Offset | 0x0000 1558 | ||
Physical Address | 0x4A00 3558 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_DE0_WAKEUPEVENT | VIN2A_DE0_WAKEUPENABLE | RESERVED | VIN2A_DE0_SLEWCONTROL | VIN2A_DE0_INPUTENABLE | VIN2A_DE0_PULLTYPESELECT | VIN2A_DE0_PULLUDENABLE | RESERVED | VIN2A_DE0_MODESELECT | VIN2A_DE0_DELAYMODE | VIN2A_DE0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_DE0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_DE0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_DE0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_DE0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_DE0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_DE0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_DE0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_DE0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_DE0_MUXMODE | RW | 0xF | |
0x0: vin2a_de0 | ||||
0x1: vin2a_fld0 | ||||
0x2: vin2b_fld1 | ||||
0x3: vin2b_de1 | ||||
0x4: vout2_de | ||||
0x5: emu6 | ||||
0x9: kbd_row1 | ||||
0xA: eQEP1B_in | ||||
0xE: gpio3_29 | ||||
0xF: Driver off |
Address Offset | 0x0000 155C | ||
Physical Address | 0x4A00 355C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_FLD0_WAKEUPEVENT | VIN2A_FLD0_WAKEUPENABLE | RESERVED | VIN2A_FLD0_SLEWCONTROL | VIN2A_FLD0_INPUTENABLE | VIN2A_FLD0_PULLTYPESELECT | VIN2A_FLD0_PULLUDENABLE | RESERVED | VIN2A_FLD0_MODESELECT | VIN2A_FLD0_DELAYMODE | VIN2A_FLD0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_FLD0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_FLD0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_FLD0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_FLD0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_FLD0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_FLD0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_FLD0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_FLD0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_FLD0_MUXMODE | RW | 0xF | |
0x0: vin2a_fld0 | ||||
0x2: vin2b_clk1 | ||||
0x4: vout2_clk | ||||
0x5: emu7 | ||||
0xA: eQEP1_index | ||||
0xE: gpio3_30 | ||||
0xF: Driver off |
Address Offset | 0x0000 1560 | ||
Physical Address | 0x4A00 3560 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_HSYNC0_WAKEUPEVENT | VIN2A_HSYNC0_WAKEUPENABLE | RESERVED | VIN2A_HSYNC0_SLEWCONTROL | VIN2A_HSYNC0_INPUTENABLE | VIN2A_HSYNC0_PULLTYPESELECT | VIN2A_HSYNC0_PULLUDENABLE | RESERVED | VIN2A_HSYNC0_MODESELECT | VIN2A_HSYNC0_DELAYMODE | VIN2A_HSYNC0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_HSYNC0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_HSYNC0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_HSYNC0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_HSYNC0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_HSYNC0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_HSYNC0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_HSYNC0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_HSYNC0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_HSYNC0_MUXMODE | RW | 0xF | |
0x0: vin2a_hsync0 | ||||
0x3: vin2b_hsync1 | ||||
0x4: vout2_hsync | ||||
0x5: emu8 | ||||
0x7: uart9_rxd | ||||
0x8: spi4_sclk | ||||
0x9: kbd_row2 | ||||
0xA: eQEP1_strobe | ||||
0xE: gpio3_31 | ||||
0xF: Driver off |
Address Offset | 0x0000 1564 | ||
Physical Address | 0x4A00 3564 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_VSYNC0_WAKEUPEVENT | VIN2A_VSYNC0_WAKEUPENABLE | RESERVED | VIN2A_VSYNC0_SLEWCONTROL | VIN2A_VSYNC0_INPUTENABLE | VIN2A_VSYNC0_PULLTYPESELECT | VIN2A_VSYNC0_PULLUDENABLE | RESERVED | VIN2A_VSYNC0_MODESELECT | VIN2A_VSYNC0_DELAYMODE | VIN2A_VSYNC0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_VSYNC0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_VSYNC0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_VSYNC0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_VSYNC0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_VSYNC0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_VSYNC0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_VSYNC0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_VSYNC0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_VSYNC0_MUXMODE | RW | 0xF | |
0x0: vin2a_vsync0 | ||||
0x3: vin2b_vsync1 | ||||
0x4: vout2_vsync | ||||
0x5: emu9 | ||||
0x7: uart9_txd | ||||
0x8: spi4_d1 | ||||
0x9: kbd_row3 | ||||
0xA: ehrpwm1A | ||||
0xE: gpio4_0 | ||||
0xF: Driver off |
Address Offset | 0x0000 1568 | ||
Physical Address | 0x4A00 3568 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D0_WAKEUPEVENT | VIN2A_D0_WAKEUPENABLE | RESERVED | VIN2A_D0_SLEWCONTROL | VIN2A_D0_INPUTENABLE | VIN2A_D0_PULLTYPESELECT | VIN2A_D0_PULLUDENABLE | RESERVED | VIN2A_D0_MODESELECT | VIN2A_D0_DELAYMODE | VIN2A_D0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D0_MUXMODE | RW | 0xF | |
0x0: vin2a_d0 | ||||
0x4: vout2_d23 | ||||
0x5: emu10 | ||||
0x7: uart9_ctsn | ||||
0x8: spi4_d0 | ||||
0x9: kbd_row4 | ||||
0xA: ehrpwm1B | ||||
0xE: gpio4_1 | ||||
0xF: Driver off |
Address Offset | 0x0000 156C | ||
Physical Address | 0x4A00 356C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D1_WAKEUPEVENT | VIN2A_D1_WAKEUPENABLE | RESERVED | VIN2A_D1_SLEWCONTROL | VIN2A_D1_INPUTENABLE | VIN2A_D1_PULLTYPESELECT | VIN2A_D1_PULLUDENABLE | RESERVED | VIN2A_D1_MODESELECT | VIN2A_D1_DELAYMODE | VIN2A_D1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D1_MUXMODE | RW | 0xF | |
0x0: vin2a_d1 | ||||
0x4: vout2_d22 | ||||
0x5: emu11 | ||||
0x7: uart9_rtsn | ||||
0x8: spi4_cs0 | ||||
0x9: kbd_row5 | ||||
0xA: ehrpwm1_tripzone_input | ||||
0xE: gpio4_2 | ||||
0xF: Driver off |
Address Offset | 0x0000 1570 | ||
Physical Address | 0x4A00 3570 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D2_WAKEUPEVENT | VIN2A_D2_WAKEUPENABLE | RESERVED | VIN2A_D2_SLEWCONTROL | VIN2A_D2_INPUTENABLE | VIN2A_D2_PULLTYPESELECT | VIN2A_D2_PULLUDENABLE | RESERVED | VIN2A_D2_MODESELECT | VIN2A_D2_DELAYMODE | VIN2A_D2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D2_MUXMODE | RW | 0xF | |
0x0: vin2a_d2 | ||||
0x4: vout2_d21 | ||||
0x5: emu12 | ||||
0x8: uart10_rxd | ||||
0x9: kbd_row6 | ||||
0xA: eCAP1_in_PWM1_out | ||||
0xE: gpio4_3 | ||||
0xF: Driver off |
Address Offset | 0x0000 1574 | ||
Physical Address | 0x4A00 3574 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D3_WAKEUPEVENT | VIN2A_D3_WAKEUPENABLE | RESERVED | VIN2A_D3_SLEWCONTROL | VIN2A_D3_INPUTENABLE | VIN2A_D3_PULLTYPESELECT | VIN2A_D3_PULLUDENABLE | RESERVED | VIN2A_D3_MODESELECT | VIN2A_D3_DELAYMODE | VIN2A_D3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D3_MUXMODE | RW | 0xF | |
0x0: vin2a_d3 | ||||
0x4: vout2_d20 | ||||
0x5: emu13 | ||||
0x8: uart10_txd | ||||
0x9: kbd_col0 | ||||
0xA: ehrpwm1_synci | ||||
0xE: gpio4_4 | ||||
0xF: Driver off |
Address Offset | 0x0000 1578 | ||
Physical Address | 0x4A00 3578 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D4_WAKEUPEVENT | VIN2A_D4_WAKEUPENABLE | RESERVED | VIN2A_D4_SLEWCONTROL | VIN2A_D4_INPUTENABLE | VIN2A_D4_PULLTYPESELECT | VIN2A_D4_PULLUDENABLE | RESERVED | VIN2A_D4_MODESELECT | VIN2A_D4_DELAYMODE | VIN2A_D4_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D4_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D4_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D4_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D4_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D4_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D4_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D4_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D4_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D4_MUXMODE | RW | 0xF | |
0x0: vin2a_d4 | ||||
0x4: vout2_d19 | ||||
0x5: emu14 | ||||
0x8: uart10_ctsn | ||||
0x9: kbd_col1 | ||||
0xA: ehrpwm1_synco | ||||
0xE: gpio4_5 | ||||
0xF: Driver off |
Address Offset | 0x0000 157C | ||
Physical Address | 0x4A00 357C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D5_WAKEUPEVENT | VIN2A_D5_WAKEUPENABLE | RESERVED | VIN2A_D5_SLEWCONTROL | VIN2A_D5_INPUTENABLE | VIN2A_D5_PULLTYPESELECT | VIN2A_D5_PULLUDENABLE | RESERVED | VIN2A_D5_MODESELECT | VIN2A_D5_DELAYMODE | VIN2A_D5_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D5_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D5_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D5_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D5_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D5_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D5_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D5_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D5_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D5_MUXMODE | RW | 0xF | |
0x0: vin2a_d5 | ||||
0x4: vout2_d18 | ||||
0x5: emu15 | ||||
0x8: uart10_rtsn | ||||
0x9: kbd_col2 | ||||
0xA: eQEP2A_in | ||||
0xE: gpio4_6 | ||||
0xF: Driver off |
Address Offset | 0x0000 1580 | ||
Physical Address | 0x4A00 3580 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D6_WAKEUPEVENT | VIN2A_D6_WAKEUPENABLE | RESERVED | VIN2A_D6_SLEWCONTROL | VIN2A_D6_INPUTENABLE | VIN2A_D6_PULLTYPESELECT | VIN2A_D6_PULLUDENABLE | RESERVED | VIN2A_D6_MODESELECT | VIN2A_D6_DELAYMODE | VIN2A_D6_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D6_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D6_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D6_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D6_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D6_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D6_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D6_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D6_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D6_MUXMODE | RW | 0xF | |
0x0: vin2a_d6 | ||||
0x4: vout2_d17 | ||||
0x5: emu16 | ||||
0x8: mii1_rxd1 | ||||
0x9: kbd_col3 | ||||
0xA: eQEP2B_in | ||||
0xE: gpio4_7 | ||||
0xF: Driver off |
Address Offset | 0x0000 1584 | ||
Physical Address | 0x4A00 3584 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D7_WAKEUPEVENT | VIN2A_D7_WAKEUPENABLE | RESERVED | VIN2A_D7_SLEWCONTROL | VIN2A_D7_INPUTENABLE | VIN2A_D7_PULLTYPESELECT | VIN2A_D7_PULLUDENABLE | RESERVED | VIN2A_D7_MODESELECT | VIN2A_D7_DELAYMODE | VIN2A_D7_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D7_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D7_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D7_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D7_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D7_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D7_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D7_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D7_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D7_MUXMODE | RW | 0xF | |
0x0: vin2a_d7 | ||||
0x4: vout2_d16 | ||||
0x5: emu17 | ||||
0x8: mii1_rxd2 | ||||
0x9: kbd_col4 | ||||
0xA: eQEP2_index | ||||
0xE: gpio4_8 | ||||
0xF: Driver off |
Address Offset | 0x0000 1588 | ||
Physical Address | 0x4A00 3588 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D8_WAKEUPEVENT | VIN2A_D8_WAKEUPENABLE | RESERVED | VIN2A_D8_SLEWCONTROL | VIN2A_D8_INPUTENABLE | VIN2A_D8_PULLTYPESELECT | VIN2A_D8_PULLUDENABLE | RESERVED | VIN2A_D8_MODESELECT | VIN2A_D8_DELAYMODE | VIN2A_D8_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D8_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D8_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D8_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D8_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D8_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D8_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D8_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D8_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D8_MUXMODE | RW | 0xF | |
0x0: vin2a_d8 | ||||
0x4: vout2_d15 | ||||
0x5: emu18 | ||||
0x8: mii1_rxd3 | ||||
0x9: kbd_col5 | ||||
0xA: eQEP2_strobe | ||||
0xE: gpio4_9 | ||||
0xF: Driver off |
Address Offset | 0x0000 158C | ||
Physical Address | 0x4A00 358C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D9_WAKEUPEVENT | VIN2A_D9_WAKEUPENABLE | RESERVED | VIN2A_D9_SLEWCONTROL | VIN2A_D9_INPUTENABLE | VIN2A_D9_PULLTYPESELECT | VIN2A_D9_PULLUDENABLE | RESERVED | VIN2A_D9_MODESELECT | VIN2A_D9_DELAYMODE | VIN2A_D9_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D9_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D9_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D9_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D9_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D9_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D9_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D9_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D9_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D9_MUXMODE | RW | 0xF | |
0x0: vin2a_d9 | ||||
0x4: vout2_d14 | ||||
0x5: emu19 | ||||
0x8: mii1_rxd0 | ||||
0x9: kbd_col6 | ||||
0xA: ehrpwm2A | ||||
0xE: gpio4_10 | ||||
0xF: Driver off |
Address Offset | 0x0000 1590 | ||
Physical Address | 0x4A00 3590 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D10_WAKEUPEVENT | VIN2A_D10_WAKEUPENABLE | RESERVED | VIN2A_D10_SLEWCONTROL | VIN2A_D10_INPUTENABLE | VIN2A_D10_PULLTYPESELECT | VIN2A_D10_PULLUDENABLE | RESERVED | VIN2A_D10_MODESELECT | VIN2A_D10_DELAYMODE | VIN2A_D10_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D10_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D10_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D10_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D10_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D10_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D10_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D10_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D10_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D10_MUXMODE | RW | 0xF | |
0x0: vin2a_d10 | ||||
0x3: mdio_mclk | ||||
0x4: vout2_d13 | ||||
0x9: kbd_col7 | ||||
0xA: ehrpwm2B | ||||
0xE: gpio4_11 | ||||
0xF: Driver off |
Address Offset | 0x0000 1594 | ||
Physical Address | 0x4A00 3594 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D11_WAKEUPEVENT | VIN2A_D11_WAKEUPENABLE | RESERVED | VIN2A_D11_SLEWCONTROL | VIN2A_D11_INPUTENABLE | VIN2A_D11_PULLTYPESELECT | VIN2A_D11_PULLUDENABLE | RESERVED | VIN2A_D11_MODESELECT | VIN2A_D11_DELAYMODE | VIN2A_D11_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D11_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D11_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D11_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D11_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D11_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D11_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D11_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D11_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D11_MUXMODE | RW | 0xF | |
0x0: vin2a_d11 | ||||
0x3: mdio_d | ||||
0x4: vout2_d12 | ||||
0x9: kbd_row7 | ||||
0xA: ehrpwm2_tripzone_input | ||||
0xE: gpio4_12 | ||||
0xF: Driver off |
Address Offset | 0x0000 1598 | ||
Physical Address | 0x4A00 3598 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D12_WAKEUPEVENT | VIN2A_D12_WAKEUPENABLE | RESERVED | VIN2A_D12_SLEWCONTROL | VIN2A_D12_INPUTENABLE | VIN2A_D12_PULLTYPESELECT | VIN2A_D12_PULLUDENABLE | RESERVED | VIN2A_D12_MODESELECT | VIN2A_D12_DELAYMODE | VIN2A_D12_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D12_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D12_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D12_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D12_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D12_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D12_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D12_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D12_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D12_MUXMODE | RW | 0xF | |
0x0: vin2a_d12 | ||||
0x3: rgmii1_txc | ||||
0x4: vout2_d11 | ||||
0x8: mii1_rxclk | ||||
0x9: kbd_col8 | ||||
0xA: eCAP2_in_PWM2_out | ||||
0xE: gpio4_13 | ||||
0xF: Driver off |
Address Offset | 0x0000 159C | ||
Physical Address | 0x4A00 359C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D13_WAKEUPEVENT | VIN2A_D13_WAKEUPENABLE | RESERVED | VIN2A_D13_SLEWCONTROL | VIN2A_D13_INPUTENABLE | VIN2A_D13_PULLTYPESELECT | VIN2A_D13_PULLUDENABLE | RESERVED | VIN2A_D13_MODESELECT | VIN2A_D13_DELAYMODE | VIN2A_D13_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D13_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D13_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D13_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D13_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D13_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D13_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D13_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D13_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D13_MUXMODE | RW | 0xF | |
0x0: vin2a_d13 | ||||
0x3: rgmii1_txctl | ||||
0x4: vout2_d10 | ||||
0x8: mii1_rxdv | ||||
0x9: kbd_row8 | ||||
0xA: eQEP3A_in | ||||
0xE: gpio4_14 | ||||
0xF: Driver off |
Address Offset | 0x0000 15A0 | ||
Physical Address | 0x4A00 35A0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D14_WAKEUPEVENT | VIN2A_D14_WAKEUPENABLE | RESERVED | VIN2A_D14_SLEWCONTROL | VIN2A_D14_INPUTENABLE | VIN2A_D14_PULLTYPESELECT | VIN2A_D14_PULLUDENABLE | RESERVED | VIN2A_D14_MODESELECT | VIN2A_D14_DELAYMODE | VIN2A_D14_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D14_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D14_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D14_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D14_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D14_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D14_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D14_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D14_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D14_MUXMODE | RW | 0xF | |
0x0: vin2a_d14 | ||||
0x3: rgmii1_txd3 | ||||
0x4: vout2_d9 | ||||
0x8: mii1_txclk | ||||
0xA: eQEP3B_in | ||||
0xE: gpio4_15 | ||||
0xF: Driver off |
Address Offset | 0x0000 15A4 | ||
Physical Address | 0x4A00 35A4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D15_WAKEUPEVENT | VIN2A_D15_WAKEUPENABLE | RESERVED | VIN2A_D15_SLEWCONTROL | VIN2A_D15_INPUTENABLE | VIN2A_D15_PULLTYPESELECT | VIN2A_D15_PULLUDENABLE | RESERVED | VIN2A_D15_MODESELECT | VIN2A_D15_DELAYMODE | VIN2A_D15_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D15_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D15_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D15_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D15_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D15_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D15_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D15_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D15_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D15_MUXMODE | RW | 0xF | |
0x0: vin2a_d15 | ||||
0x3: rgmii1_txd2 | ||||
0x4: vout2_d8 | ||||
0x8: mii1_txd0 | ||||
0xA: eQEP3_index | ||||
0xE: gpio4_16 | ||||
0xF: Driver off |
Address Offset | 0x0000 15A8 | ||
Physical Address | 0x4A00 35A8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D16_WAKEUPEVENT | VIN2A_D16_WAKEUPENABLE | RESERVED | VIN2A_D16_SLEWCONTROL | VIN2A_D16_INPUTENABLE | VIN2A_D16_PULLTYPESELECT | VIN2A_D16_PULLUDENABLE | RESERVED | VIN2A_D16_MODESELECT | VIN2A_D16_DELAYMODE | VIN2A_D16_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D16_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D16_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D16_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D16_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D16_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D16_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D16_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D16_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D16_MUXMODE | RW | 0xF | |
0x0: vin2a_d16 | ||||
0x2: vin2b_d7 | ||||
0x3: rgmii1_txd1 | ||||
0x4: vout2_d7 | ||||
0x6: vin3a_d8 | ||||
0x8: mii1_txd1 | ||||
0xA: eQEP3_strobe | ||||
0xE: gpio4_24 | ||||
0xF: Driver off |
Address Offset | 0x0000 15AC | ||
Physical Address | 0x4A00 35AC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D17_WAKEUPEVENT | VIN2A_D17_WAKEUPENABLE | RESERVED | VIN2A_D17_SLEWCONTROL | VIN2A_D17_INPUTENABLE | VIN2A_D17_PULLTYPESELECT | VIN2A_D17_PULLUDENABLE | RESERVED | VIN2A_D17_MODESELECT | VIN2A_D17_DELAYMODE | VIN2A_D17_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D17_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D17_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D17_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D17_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D17_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D17_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D17_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D17_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D17_MUXMODE | RW | 0xF | |
0x0: vin2a_d17 | ||||
0x2: vin2b_d6 | ||||
0x3: rgmii1_txd0 | ||||
0x4: vout2_d6 | ||||
0x6: vin3a_d9 | ||||
0x8: mii1_txd2 | ||||
0xA: ehrpwm3A | ||||
0xE: gpio4_25 | ||||
0xF: Driver off |
Address Offset | 0x0000 15B0 | ||
Physical Address | 0x4A00 35B0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D18_WAKEUPEVENT | VIN2A_D18_WAKEUPENABLE | RESERVED | VIN2A_D18_SLEWCONTROL | VIN2A_D18_INPUTENABLE | VIN2A_D18_PULLTYPESELECT | VIN2A_D18_PULLUDENABLE | RESERVED | VIN2A_D18_MODESELECT | VIN2A_D18_DELAYMODE | VIN2A_D18_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D18_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D18_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D18_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D18_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D18_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D18_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D18_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D18_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D18_MUXMODE | RW | 0xF | |
0x0: vin2a_d18 | ||||
0x2: vin2b_d5 | ||||
0x3: rgmii1_rxc | ||||
0x4: vout2_d5 | ||||
0x6: vin3a_d10 | ||||
0x8: mii1_txd3 | ||||
0xA: ehrpwm3B | ||||
0xE: gpio4_26 | ||||
0xF: Driver off |
Address Offset | 0x0000 15B4 | ||
Physical Address | 0x4A00 35B4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D19_WAKEUPEVENT | VIN2A_D19_WAKEUPENABLE | RESERVED | VIN2A_D19_SLEWCONTROL | VIN2A_D19_INPUTENABLE | VIN2A_D19_PULLTYPESELECT | VIN2A_D19_PULLUDENABLE | RESERVED | VIN2A_D19_MODESELECT | VIN2A_D19_DELAYMODE | VIN2A_D19_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D19_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D19_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D19_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D19_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D19_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D19_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D19_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D19_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D19_MUXMODE | RW | 0xF | |
0x0: vin2a_d19 | ||||
0x2: vin2b_d4 | ||||
0x3: rgmii1_rxctl | ||||
0x4: vout2_d4 | ||||
0x6: vin3a_d11 | ||||
0x8: mii1_txer | ||||
0xA: ehrpwm3_tripzone_input | ||||
0xE: gpio4_27 | ||||
0xF: Driver off |
Address Offset | 0x0000 15B8 | ||
Physical Address | 0x4A00 35B8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D20_WAKEUPEVENT | VIN2A_D20_WAKEUPENABLE | RESERVED | VIN2A_D20_SLEWCONTROL | VIN2A_D20_INPUTENABLE | VIN2A_D20_PULLTYPESELECT | VIN2A_D20_PULLUDENABLE | RESERVED | VIN2A_D20_MODESELECT | VIN2A_D20_DELAYMODE | VIN2A_D20_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D20_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D20_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D20_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D20_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D20_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D20_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D20_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D20_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D20_MUXMODE | RW | 0xF | |
0x0: vin2a_d20 | ||||
0x2: vin2b_d3 | ||||
0x3: rgmii1_rxd3 | ||||
0x4: vout2_d3 | ||||
0x5: vin3a_de0 | ||||
0x6: vin3a_d12 | ||||
0x8: mii1_rxer | ||||
0xA: eCAP3_in_PWM3_out | ||||
0xE: gpio4_28 | ||||
0xF: Driver off |
Address Offset | 0x0000 15BC | ||
Physical Address | 0x4A00 35BC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D21_WAKEUPEVENT | VIN2A_D21_WAKEUPENABLE | RESERVED | VIN2A_D21_SLEWCONTROL | VIN2A_D21_INPUTENABLE | VIN2A_D21_PULLTYPESELECT | VIN2A_D21_PULLUDENABLE | RESERVED | VIN2A_D21_MODESELECT | VIN2A_D21_DELAYMODE | VIN2A_D21_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D21_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D21_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D21_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D21_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D21_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D21_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D21_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D21_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D21_MUXMODE | RW | 0xF | |
0x0: vin2a_d21 | ||||
0x2: vin2b_d2 | ||||
0x3: rgmii1_rxd2 | ||||
0x4: vout2_d2 | ||||
0x5: vin3a_fld0 | ||||
0x6: vin3a_d13 | ||||
0x8: mii1_col | ||||
0xE: gpio4_29 | ||||
0xF: Driver off |
Address Offset | 0x0000 15C0 | ||
Physical Address | 0x4A00 35C0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D22_WAKEUPEVENT | VIN2A_D22_WAKEUPENABLE | RESERVED | VIN2A_D22_SLEWCONTROL | VIN2A_D22_INPUTENABLE | VIN2A_D22_PULLTYPESELECT | VIN2A_D22_PULLUDENABLE | RESERVED | VIN2A_D22_MODESELECT | VIN2A_D22_DELAYMODE | VIN2A_D22_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D22_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D22_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D22_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D22_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D22_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D22_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D22_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D22_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D22_MUXMODE | RW | 0xF | |
0x0: vin2a_d22 | ||||
0x2: vin2b_d1 | ||||
0x3: rgmii1_rxd1 | ||||
0x4: vout2_d1 | ||||
0x5: vin3a_hsync0 | ||||
0x6: vin3a_d14 | ||||
0x8: mii1_crs | ||||
0xE: gpio4_30 | ||||
0xF: Driver off |
Address Offset | 0x0000 15C4 | ||
Physical Address | 0x4A00 35C4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIN2A_D23_WAKEUPEVENT | VIN2A_D23_WAKEUPENABLE | RESERVED | VIN2A_D23_SLEWCONTROL | VIN2A_D23_INPUTENABLE | VIN2A_D23_PULLTYPESELECT | VIN2A_D23_PULLUDENABLE | RESERVED | VIN2A_D23_MODESELECT | VIN2A_D23_DELAYMODE | VIN2A_D23_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIN2A_D23_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VIN2A_D23_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VIN2A_D23_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VIN2A_D23_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VIN2A_D23_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VIN2A_D23_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VIN2A_D23_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VIN2A_D23_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VIN2A_D23_MUXMODE | RW | 0xF | |
0x0: vin2a_d23 | ||||
0x2: vin2b_d0 | ||||
0x3: rgmii1_rxd0 | ||||
0x4: vout2_d0 | ||||
0x5: vin3a_vsync0 | ||||
0x6: vin3a_d15 | ||||
0x8: mii1_txen | ||||
0xE: gpio4_31 | ||||
0xF: Driver off |
Address Offset | 0x0000 15C8 | ||
Physical Address | 0x4A00 35C8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_CLK_WAKEUPEVENT | VOUT1_CLK_WAKEUPENABLE | RESERVED | VOUT1_CLK_SLEWCONTROL | VOUT1_CLK_INPUTENABLE | VOUT1_CLK_PULLTYPESELECT | VOUT1_CLK_PULLUDENABLE | RESERVED | VOUT1_CLK_MODESELECT | VOUT1_CLK_DELAYMODE | VOUT1_CLK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_CLK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_CLK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_CLK_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_CLK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_CLK_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_CLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_CLK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_CLK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_CLK_MUXMODE | RW | 0xF | |
0x0: vout1_clk | ||||
0x3: vin4a_fld0 | ||||
0x4: vin3a_fld0 | ||||
0x8: spi3_cs0 | ||||
0xE: gpio4_19 | ||||
0xF: Driver off |
Address Offset | 0x0000 15CC | ||
Physical Address | 0x4A00 35CC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_DE_WAKEUPEVENT | VOUT1_DE_WAKEUPENABLE | RESERVED | VOUT1_DE_SLEWCONTROL | VOUT1_DE_INPUTENABLE | VOUT1_DE_PULLTYPESELECT | VOUT1_DE_PULLUDENABLE | RESERVED | VOUT1_DE_MODESELECT | VOUT1_DE_DELAYMODE | VOUT1_DE_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_DE_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_DE_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_DE_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_DE_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_DE_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_DE_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_DE_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_DE_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_DE_MUXMODE | RW | 0xF | |
0x0: vout1_de | ||||
0x3: vin4a_de0 | ||||
0x4: vin3a_de0 | ||||
0x8: spi3_d1 | ||||
0xE: gpio4_20 | ||||
0xF: Driver off |
Address Offset | 0x0000 15D0 | ||
Physical Address | 0x4A00 35D0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_FLD_WAKEUPEVENT | VOUT1_FLD_WAKEUPENABLE | RESERVED | VOUT1_FLD_SLEWCONTROL | VOUT1_FLD_INPUTENABLE | VOUT1_FLD_PULLTYPESELECT | VOUT1_FLD_PULLUDENABLE | RESERVED | VOUT1_FLD_MODESELECT | VOUT1_FLD_DELAYMODE | VOUT1_FLD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_FLD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_FLD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_FLD_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_FLD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_FLD_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_FLD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_FLD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_FLD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_FLD_MUXMODE | RW | 0xF | |
0x0: vout1_fld | ||||
0x3: vin4a_clk0 | ||||
0x4: vin3a_clk0 | ||||
0x8: spi3_cs1 | ||||
0xE: gpio4_21 | ||||
0xF: Driver off |
Address Offset | 0x0000 15D4 | ||
Physical Address | 0x4A00 35D4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_HSYNC_WAKEUPEVENT | VOUT1_HSYNC_WAKEUPENABLE | RESERVED | VOUT1_HSYNC_SLEWCONTROL | VOUT1_HSYNC_INPUTENABLE | VOUT1_HSYNC_PULLTYPESELECT | VOUT1_HSYNC_PULLUDENABLE | RESERVED | VOUT1_HSYNC_MODESELECT | VOUT1_HSYNC_DELAYMODE | VOUT1_HSYNC_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_HSYNC_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_HSYNC_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_HSYNC_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_HSYNC_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_HSYNC_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_HSYNC_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_HSYNC_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_HSYNC_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_HSYNC_MUXMODE | RW | 0xF | |
0x0: vout1_hsync | ||||
0x3: vin4a_hsync0 | ||||
0x4: vin3a_hsync0 | ||||
0x8: spi3_d0 | ||||
0xE: gpio4_22 | ||||
0xF: Driver off |
Address Offset | 0x0000 15D8 | ||
Physical Address | 0x4A00 35D8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_VSYNC_WAKEUPEVENT | VOUT1_VSYNC_WAKEUPENABLE | RESERVED | VOUT1_VSYNC_SLEWCONTROL | VOUT1_VSYNC_INPUTENABLE | VOUT1_VSYNC_PULLTYPESELECT | VOUT1_VSYNC_PULLUDENABLE | RESERVED | VOUT1_VSYNC_MODESELECT | VOUT1_VSYNC_DELAYMODE | VOUT1_VSYNC_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_VSYNC_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_VSYNC_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_VSYNC_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_VSYNC_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_VSYNC_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_VSYNC_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_VSYNC_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_VSYNC_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_VSYNC_MUXMODE | RW | 0xF | |
0x0: vout1_vsync | ||||
0x3: vin4a_vsync0 | ||||
0x4: vin3a_vsync0 | ||||
0x8: spi3_sclk | ||||
0xE: gpio4_23 | ||||
0xF: Driver off |
Address Offset | 0x0000 15DC | ||
Physical Address | 0x4A00 35DC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D0_WAKEUPEVENT | VOUT1_D0_WAKEUPENABLE | RESERVED | VOUT1_D0_SLEWCONTROL | VOUT1_D0_INPUTENABLE | VOUT1_D0_PULLTYPESELECT | VOUT1_D0_PULLUDENABLE | RESERVED | VOUT1_D0_MODESELECT | VOUT1_D0_DELAYMODE | VOUT1_D0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D0_MUXMODE | RW | 0xF | |
0x0: vout1_d0 | ||||
0x2: uart5_rxd | ||||
0x3: vin4a_d16 | ||||
0x4: vin3a_d16 | ||||
0x8: spi3_cs2 | ||||
0xE: gpio8_0 | ||||
0xF: Driver off |
Address Offset | 0x0000 15E0 | ||
Physical Address | 0x4A00 35E0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D1_WAKEUPEVENT | VOUT1_D1_WAKEUPENABLE | RESERVED | VOUT1_D1_SLEWCONTROL | VOUT1_D1_INPUTENABLE | VOUT1_D1_PULLTYPESELECT | VOUT1_D1_PULLUDENABLE | RESERVED | VOUT1_D1_MODESELECT | VOUT1_D1_DELAYMODE | VOUT1_D1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D1_MUXMODE | RW | 0xF | |
0x0: vout1_d1 | ||||
0x2: uart5_txd | ||||
0x3: vin4a_d17 | ||||
0x4: vin3a_d17 | ||||
0xE: gpio8_1 | ||||
0xF: Driver off |
Address Offset | 0x0000 15E4 | ||
Physical Address | 0x4A00 35E4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D2_WAKEUPEVENT | VOUT1_D2_WAKEUPENABLE | RESERVED | VOUT1_D2_SLEWCONTROL | VOUT1_D2_INPUTENABLE | VOUT1_D2_PULLTYPESELECT | VOUT1_D2_PULLUDENABLE | RESERVED | VOUT1_D2_MODESELECT | VOUT1_D2_DELAYMODE | VOUT1_D2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D2_MUXMODE | RW | 0xF | |
0x0: vout1_d2 | ||||
0x2: emu2 | ||||
0x3: vin4a_d18 | ||||
0x4: vin3a_d18 | ||||
0x5: obs0 | ||||
0x6: obs16 | ||||
0x7: obs_irq1 | ||||
0xE: gpio8_2 | ||||
0xF: Driver off |
Address Offset | 0x0000 15E8 | ||
Physical Address | 0x4A00 35E8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D3_WAKEUPEVENT | VOUT1_D3_WAKEUPENABLE | RESERVED | VOUT1_D3_SLEWCONTROL | VOUT1_D3_INPUTENABLE | VOUT1_D3_PULLTYPESELECT | VOUT1_D3_PULLUDENABLE | RESERVED | VOUT1_D3_MODESELECT | VOUT1_D3_DELAYMODE | VOUT1_D3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D3_MUXMODE | RW | 0xF | |
0x0: vout1_d3 | ||||
0x2: emu5 | ||||
0x3: vin4a_d19 | ||||
0x4: vin3a_d19 | ||||
0x5: obs1 | ||||
0x6: obs17 | ||||
0x7: obs_dmarq1 | ||||
0xE: gpio8_3 | ||||
0xF: Driver off |
Address Offset | 0x0000 15EC | ||
Physical Address | 0x4A00 35EC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D4_WAKEUPEVENT | VOUT1_D4_WAKEUPENABLE | RESERVED | VOUT1_D4_SLEWCONTROL | VOUT1_D4_INPUTENABLE | VOUT1_D4_PULLTYPESELECT | VOUT1_D4_PULLUDENABLE | RESERVED | VOUT1_D4_MODESELECT | VOUT1_D4_DELAYMODE | VOUT1_D4_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D4_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D4_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D4_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D4_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D4_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D4_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D4_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D4_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D4_MUXMODE | RW | 0xF | |
0x0: vout1_d4 | ||||
0x2: emu6 | ||||
0x3: vin4a_d20 | ||||
0x4: vin3a_d20 | ||||
0x5: obs2 | ||||
0x6: obs18 | ||||
0xE: gpio8_4 | ||||
0xF: Driver off |
Address Offset | 0x0000 15F0 | ||
Physical Address | 0x4A00 35F0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D5_WAKEUPEVENT | VOUT1_D5_WAKEUPENABLE | RESERVED | VOUT1_D5_SLEWCONTROL | VOUT1_D5_INPUTENABLE | VOUT1_D5_PULLTYPESELECT | VOUT1_D5_PULLUDENABLE | RESERVED | VOUT1_D5_MODESELECT | VOUT1_D5_DELAYMODE | VOUT1_D5_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D5_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D5_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D5_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D5_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D5_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D5_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D5_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D5_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D5_MUXMODE | RW | 0xF | |
0x0: vout1_d5 | ||||
0x2: emu7 | ||||
0x3: vin4a_d21 | ||||
0x4: vin3a_d21 | ||||
0x5: obs3 | ||||
0x6: obs19 | ||||
0xE: gpio8_5 | ||||
0xF: Driver off |
Address Offset | 0x0000 15F4 | ||
Physical Address | 0x4A00 35F4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D6_WAKEUPEVENT | VOUT1_D6_WAKEUPENABLE | RESERVED | VOUT1_D6_SLEWCONTROL | VOUT1_D6_INPUTENABLE | VOUT1_D6_PULLTYPESELECT | VOUT1_D6_PULLUDENABLE | RESERVED | VOUT1_D6_MODESELECT | VOUT1_D6_DELAYMODE | VOUT1_D6_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D6_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D6_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D6_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D6_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D6_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D6_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D6_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D6_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D6_MUXMODE | RW | 0xF | |
0x0: vout1_d6 | ||||
0x2: emu8 | ||||
0x3: vin4a_d22 | ||||
0x4: vin3a_d22 | ||||
0x5: obs4 | ||||
0x6: obs20 | ||||
0xE: gpio8_6 | ||||
0xF: Driver off |
Address Offset | 0x0000 15F8 | ||
Physical Address | 0x4A00 35F8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D7_WAKEUPEVENT | VOUT1_D7_WAKEUPENABLE | RESERVED | VOUT1_D7_SLEWCONTROL | VOUT1_D7_INPUTENABLE | VOUT1_D7_PULLTYPESELECT | VOUT1_D7_PULLUDENABLE | RESERVED | VOUT1_D7_MODESELECT | VOUT1_D7_DELAYMODE | VOUT1_D7_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D7_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D7_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D7_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D7_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D7_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D7_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D7_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D7_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D7_MUXMODE | RW | 0xF | |
0x0: vout1_d7 | ||||
0x2: emu9 | ||||
0x3: vin4a_d23 | ||||
0x4: vin3a_d23 | ||||
0xE: gpio8_7 | ||||
0xF: Driver off |
Address Offset | 0x0000 15FC | ||
Physical Address | 0x4A00 35FC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D8_WAKEUPEVENT | VOUT1_D8_WAKEUPENABLE | RESERVED | VOUT1_D8_SLEWCONTROL | VOUT1_D8_INPUTENABLE | VOUT1_D8_PULLTYPESELECT | VOUT1_D8_PULLUDENABLE | RESERVED | VOUT1_D8_MODESELECT | VOUT1_D8_DELAYMODE | VOUT1_D8_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D8_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D8_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D8_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D8_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D8_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D8_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D8_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D8_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D8_MUXMODE | RW | 0xF | |
0x0: vout1_d8 | ||||
0x2: uart6_rxd | ||||
0x3: vin4a_d8 | ||||
0x4: vin3a_d8 | ||||
0xE: gpio8_8 | ||||
0xF: Driver off |
Address Offset | 0x0000 1600 | ||
Physical Address | 0x4A00 3600 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D9_WAKEUPEVENT | VOUT1_D9_WAKEUPENABLE | RESERVED | VOUT1_D9_SLEWCONTROL | VOUT1_D9_INPUTENABLE | VOUT1_D9_PULLTYPESELECT | VOUT1_D9_PULLUDENABLE | RESERVED | VOUT1_D9_MODESELECT | VOUT1_D9_DELAYMODE | VOUT1_D9_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D9_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D9_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D9_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D9_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D9_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D9_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D9_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D9_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D9_MUXMODE | RW | 0xF | |
0x0: vout1_d9 | ||||
0x2: uart6_txd | ||||
0x3: vin4a_d9 | ||||
0x4: vin3a_d9 | ||||
0xE: gpio8_9 | ||||
0xF: Driver off |
Address Offset | 0x0000 1604 | ||
Physical Address | 0x4A00 3604 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D10_WAKEUPEVENT | VOUT1_D10_WAKEUPENABLE | RESERVED | VOUT1_D10_SLEWCONTROL | VOUT1_D10_INPUTENABLE | VOUT1_D10_PULLTYPESELECT | VOUT1_D10_PULLUDENABLE | RESERVED | VOUT1_D10_MODESELECT | VOUT1_D10_DELAYMODE | VOUT1_D10_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D10_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D10_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D10_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D10_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D10_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D10_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D10_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D10_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D10_MUXMODE | RW | 0xF | |
0x0: vout1_d10 | ||||
0x2: emu3 | ||||
0x3: vin4a_d10 | ||||
0x4: vin3a_d10 | ||||
0x5: obs5 | ||||
0x6: obs21 | ||||
0x7: obs_irq2 | ||||
0xE: gpio8_10 | ||||
0xF: Driver off |
Address Offset | 0x0000 1608 | ||
Physical Address | 0x4A00 3608 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D11_WAKEUPEVENT | VOUT1_D11_WAKEUPENABLE | RESERVED | VOUT1_D11_SLEWCONTROL | VOUT1_D11_INPUTENABLE | VOUT1_D11_PULLTYPESELECT | VOUT1_D11_PULLUDENABLE | RESERVED | VOUT1_D11_MODESELECT | VOUT1_D11_DELAYMODE | VOUT1_D11_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D11_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D11_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D11_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D11_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D11_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D11_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D11_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D11_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D11_MUXMODE | RW | 0xF | |
0x0: vout1_d11 | ||||
0x2: emu10 | ||||
0x3: vin4a_d11 | ||||
0x4: vin3a_d11 | ||||
0x5: obs6 | ||||
0x6: obs22 | ||||
0x7: obs_dmarq2 | ||||
0xE: gpio8_11 | ||||
0xF: Driver off |
Address Offset | 0x0000 160C | ||
Physical Address | 0x4A00 360C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D12_WAKEUPEVENT | VOUT1_D12_WAKEUPENABLE | RESERVED | VOUT1_D12_SLEWCONTROL | VOUT1_D12_INPUTENABLE | VOUT1_D12_PULLTYPESELECT | VOUT1_D12_PULLUDENABLE | RESERVED | VOUT1_D12_MODESELECT | VOUT1_D12_DELAYMODE | VOUT1_D12_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D12_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D12_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D12_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D12_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D12_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D12_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D12_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D12_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D12_MUXMODE | RW | 0xF | |
0x0: vout1_d12 | ||||
0x2: emu11 | ||||
0x3: vin4a_d12 | ||||
0x4: vin3a_d12 | ||||
0x5: obs7 | ||||
0x6: obs23 | ||||
0xE: gpio8_12 | ||||
0xF: Driver off |
Address Offset | 0x0000 1610 | ||
Physical Address | 0x4A00 3610 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D13_WAKEUPEVENT | VOUT1_D13_WAKEUPENABLE | RESERVED | VOUT1_D13_SLEWCONTROL | VOUT1_D13_INPUTENABLE | VOUT1_D13_PULLTYPESELECT | VOUT1_D13_PULLUDENABLE | RESERVED | VOUT1_D13_MODESELECT | VOUT1_D13_DELAYMODE | VOUT1_D13_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D13_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D13_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D13_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D13_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D13_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D13_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D13_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D13_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D13_MUXMODE | RW | 0xF | |
0x0: vout1_d13 | ||||
0x2: emu12 | ||||
0x3: vin4a_d13 | ||||
0x4: vin3a_d13 | ||||
0x5: obs8 | ||||
0x6: obs24 | ||||
0xE: gpio8_13 | ||||
0xF: Driver off |
Address Offset | 0x0000 1614 | ||
Physical Address | 0x4A00 3614 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D14_WAKEUPEVENT | VOUT1_D14_WAKEUPENABLE | RESERVED | VOUT1_D14_SLEWCONTROL | VOUT1_D14_INPUTENABLE | VOUT1_D14_PULLTYPESELECT | VOUT1_D14_PULLUDENABLE | RESERVED | VOUT1_D14_MODESELECT | VOUT1_D14_DELAYMODE | VOUT1_D14_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D14_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D14_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D14_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D14_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D14_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D14_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D14_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D14_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D14_MUXMODE | RW | 0xF | |
0x0: vout1_d14 | ||||
0x2: emu13 | ||||
0x3: vin4a_d14 | ||||
0x4: vin3a_d14 | ||||
0x5: obs9 | ||||
0x6: obs25 | ||||
0xE: gpio8_14 | ||||
0xF: Driver off |
Address Offset | 0x0000 1618 | ||
Physical Address | 0x4A00 3618 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D15_WAKEUPEVENT | VOUT1_D15_WAKEUPENABLE | RESERVED | VOUT1_D15_SLEWCONTROL | VOUT1_D15_INPUTENABLE | VOUT1_D15_PULLTYPESELECT | VOUT1_D15_PULLUDENABLE | RESERVED | VOUT1_D15_MODESELECT | VOUT1_D15_DELAYMODE | VOUT1_D15_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D15_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D15_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D15_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D15_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D15_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D15_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D15_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D15_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D15_MUXMODE | RW | 0xF | |
0x0: vout1_d15 | ||||
0x2: emu14 | ||||
0x3: vin4a_d15 | ||||
0x4: vin3a_d15 | ||||
0x5: obs10 | ||||
0x6: obs26 | ||||
0xE: gpio8_15 | ||||
0xF: Driver off |
Address Offset | 0x0000 161C | ||
Physical Address | 0x4A00 361C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D16_WAKEUPEVENT | VOUT1_D16_WAKEUPENABLE | RESERVED | VOUT1_D16_SLEWCONTROL | VOUT1_D16_INPUTENABLE | VOUT1_D16_PULLTYPESELECT | VOUT1_D16_PULLUDENABLE | RESERVED | VOUT1_D16_MODESELECT | VOUT1_D16_DELAYMODE | VOUT1_D16_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D16_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D16_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D16_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D16_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D16_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D16_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D16_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D16_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D16_MUXMODE | RW | 0xF | |
0x0: vout1_d16 | ||||
0x2: uart7_rxd | ||||
0x3: vin4a_d0 | ||||
0x4: vin3a_d0 | ||||
0xE: gpio8_16 | ||||
0xF: Driver off |
Address Offset | 0x0000 1620 | ||
Physical Address | 0x4A00 3620 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D17_WAKEUPEVENT | VOUT1_D17_WAKEUPENABLE | RESERVED | VOUT1_D17_SLEWCONTROL | VOUT1_D17_INPUTENABLE | VOUT1_D17_PULLTYPESELECT | VOUT1_D17_PULLUDENABLE | RESERVED | VOUT1_D17_MODESELECT | VOUT1_D17_DELAYMODE | VOUT1_D17_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D17_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D17_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D17_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D17_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D17_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D17_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D17_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D17_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D17_MUXMODE | RW | 0xF | |
0x0: vout1_d17 | ||||
0x2: uart7_txd | ||||
0x3: vin4a_d1 | ||||
0x4: vin3a_d1 | ||||
0xE: gpio8_17 | ||||
0xF: Driver off |
Address Offset | 0x0000 1624 | ||
Physical Address | 0x4A00 3624 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D18_WAKEUPEVENT | VOUT1_D18_WAKEUPENABLE | RESERVED | VOUT1_D18_SLEWCONTROL | VOUT1_D18_INPUTENABLE | VOUT1_D18_PULLTYPESELECT | VOUT1_D18_PULLUDENABLE | RESERVED | VOUT1_D18_MODESELECT | VOUT1_D18_DELAYMODE | VOUT1_D18_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D18_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D18_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D18_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D18_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D18_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D18_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D18_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D18_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D18_MUXMODE | RW | 0xF | |
0x0: vout1_d18 | ||||
0x2: emu4 | ||||
0x3: vin4a_d2 | ||||
0x4: vin3a_d2 | ||||
0x5: obs11 | ||||
0x6: obs27 | ||||
0xE: gpio8_18 | ||||
0xF: Driver off |
Address Offset | 0x0000 1628 | ||
Physical Address | 0x4A00 3628 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D19_WAKEUPEVENT | VOUT1_D19_WAKEUPENABLE | RESERVED | VOUT1_D19_SLEWCONTROL | VOUT1_D19_INPUTENABLE | VOUT1_D19_PULLTYPESELECT | VOUT1_D19_PULLUDENABLE | RESERVED | VOUT1_D19_MODESELECT | VOUT1_D19_DELAYMODE | VOUT1_D19_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D19_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D19_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D19_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D19_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D19_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D19_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D19_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D19_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D19_MUXMODE | RW | 0xF | |
0x0: vout1_d19 | ||||
0x2: emu15 | ||||
0x3: vin4a_d3 | ||||
0x4: vin3a_d3 | ||||
0x5: obs12 | ||||
0x6: obs28 | ||||
0xE: gpio8_19 | ||||
0xF: Driver off |
Address Offset | 0x0000 162C | ||
Physical Address | 0x4A00 362C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D20_WAKEUPEVENT | VOUT1_D20_WAKEUPENABLE | RESERVED | VOUT1_D20_SLEWCONTROL | VOUT1_D20_INPUTENABLE | VOUT1_D20_PULLTYPESELECT | VOUT1_D20_PULLUDENABLE | RESERVED | VOUT1_D20_MODESELECT | VOUT1_D20_DELAYMODE | VOUT1_D20_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D20_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D20_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D20_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D20_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D20_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D20_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D20_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D20_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D20_MUXMODE | RW | 0xF | |
0x0: vout1_d20 | ||||
0x2: emu16 | ||||
0x3: vin4a_d4 | ||||
0x4: vin3a_d4 | ||||
0x5: obs13 | ||||
0x6: obs29 | ||||
0xE: gpio8_20 | ||||
0xF: Driver off |
Address Offset | 0x0000 1630 | ||
Physical Address | 0x4A00 3630 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D21_WAKEUPEVENT | VOUT1_D21_WAKEUPENABLE | RESERVED | VOUT1_D21_SLEWCONTROL | VOUT1_D21_INPUTENABLE | VOUT1_D21_PULLTYPESELECT | VOUT1_D21_PULLUDENABLE | RESERVED | VOUT1_D21_MODESELECT | VOUT1_D21_DELAYMODE | VOUT1_D21_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D21_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D21_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D21_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D21_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D21_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D21_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D21_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D21_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D21_MUXMODE | RW | 0xF | |
0x0: vout1_d21 | ||||
0x2: emu17 | ||||
0x3: vin4a_d5 | ||||
0x4: vin3a_d5 | ||||
0x5: obs14 | ||||
0x6: obs30 | ||||
0xE: gpio8_21 | ||||
0xF: Driver off |
Address Offset | 0x0000 1634 | ||
Physical Address | 0x4A00 3634 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D22_WAKEUPEVENT | VOUT1_D22_WAKEUPENABLE | RESERVED | VOUT1_D22_SLEWCONTROL | VOUT1_D22_INPUTENABLE | VOUT1_D22_PULLTYPESELECT | VOUT1_D22_PULLUDENABLE | RESERVED | VOUT1_D22_MODESELECT | VOUT1_D22_DELAYMODE | VOUT1_D22_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D22_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D22_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D22_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D22_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D22_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D22_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D22_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D22_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D22_MUXMODE | RW | 0xF | |
0x0: vout1_d22 | ||||
0x2: emu18 | ||||
0x3: vin4a_d6 | ||||
0x4: vin3a_d6 | ||||
0x5: obs15 | ||||
0x6: obs31 | ||||
0xE: gpio8_22 | ||||
0xF: Driver off |
Address Offset | 0x0000 1638 | ||
Physical Address | 0x4A00 3638 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VOUT1_D23_WAKEUPEVENT | VOUT1_D23_WAKEUPENABLE | RESERVED | VOUT1_D23_SLEWCONTROL | VOUT1_D23_INPUTENABLE | VOUT1_D23_PULLTYPESELECT | VOUT1_D23_PULLUDENABLE | RESERVED | VOUT1_D23_MODESELECT | VOUT1_D23_DELAYMODE | VOUT1_D23_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VOUT1_D23_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | VOUT1_D23_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | VOUT1_D23_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | VOUT1_D23_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | VOUT1_D23_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | VOUT1_D23_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | VOUT1_D23_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | VOUT1_D23_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | VOUT1_D23_MUXMODE | RW | 0xF | |
0x0: vout1_d23 | ||||
0x2: emu19 | ||||
0x3: vin4a_d7 | ||||
0x4: vin3a_d7 | ||||
0x8: spi3_cs3 | ||||
0xE: gpio8_23 | ||||
0xF: Driver off |
Address Offset | 0x0000 163C | ||
Physical Address | 0x4A00 363C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MDIO_MCLK_WAKEUPEVENT | MDIO_MCLK_WAKEUPENABLE | RESERVED | MDIO_MCLK_SLEWCONTROL | MDIO_MCLK_INPUTENABLE | MDIO_MCLK_PULLTYPESELECT | MDIO_MCLK_PULLUDENABLE | RESERVED | MDIO_MCLK_MODESELECT | MDIO_MCLK_DELAYMODE | MDIO_MCLK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MDIO_MCLK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MDIO_MCLK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MDIO_MCLK_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MDIO_MCLK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MDIO_MCLK_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MDIO_MCLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MDIO_MCLK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MDIO_MCLK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MDIO_MCLK_MUXMODE | RW | 0xF | |
0x0: mdio_mclk | ||||
0x1: uart3_rtsn | ||||
0x3: mii0_col | ||||
0x4: vin2a_clk0 | ||||
0x5: vin4b_clk1 | ||||
0xE: gpio5_15 | ||||
0xF: Driver off |
Address Offset | 0x0000 1640 | ||
Physical Address | 0x4A00 3640 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MDIO_D_WAKEUPEVENT | MDIO_D_WAKEUPENABLE | RESERVED | MDIO_D_SLEWCONTROL | MDIO_D_INPUTENABLE | MDIO_D_PULLTYPESELECT | MDIO_D_PULLUDENABLE | RESERVED | MDIO_D_MODESELECT | MDIO_D_DELAYMODE | MDIO_D_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MDIO_D_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MDIO_D_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MDIO_D_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MDIO_D_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MDIO_D_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MDIO_D_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MDIO_D_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MDIO_D_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MDIO_D_MUXMODE | RW | 0xF | |
0x0: mdio_d | ||||
0x1: uart3_ctsn | ||||
0x3: mii0_txer | ||||
0x4: vin2a_d0 | ||||
0x5: vin4b_d0 | ||||
0xE: gpio5_16 | ||||
0xF: Driver off |
Address Offset | 0x0000 1644 | ||
Physical Address | 0x4A00 3644 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RMII_MHZ_50_CLK_WAKEUPEVENT | RMII_MHZ_50_CLK_WAKEUPENABLE | RESERVED | RMII_MHZ_50_CLK_SLEWCONTROL | RMII_MHZ_50_CLK_INPUTENABLE | RMII_MHZ_50_CLK_PULLTYPESELECT | RMII_MHZ_50_CLK_PULLUDENABLE | RESERVED | RMII_MHZ_50_CLK_MODESELECT | RMII_MHZ_50_CLK_DELAYMODE | RMII_MHZ_50_CLK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RMII_MHZ_50_CLK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RMII_MHZ_50_CLK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RMII_MHZ_50_CLK_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RMII_MHZ_50_CLK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RMII_MHZ_50_CLK_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RMII_MHZ_50_CLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RMII_MHZ_50_CLK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RMII_MHZ_50_CLK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RMII_MHZ_50_CLK_MUXMODE | RW | 0xF | |
0x0: RMII_MHZ_50_CLK | ||||
0x4: vin2a_d11 | ||||
0xE: gpio5_17 | ||||
0xF: Driver off |
Address Offset | 0x0000 1648 | ||
Physical Address | 0x4A00 3648 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART3_RXD_WAKEUPEVENT | UART3_RXD_WAKEUPENABLE | RESERVED | UART3_RXD_SLEWCONTROL | UART3_RXD_INPUTENABLE | UART3_RXD_PULLTYPESELECT | UART3_RXD_PULLUDENABLE | RESERVED | UART3_RXD_MODESELECT | UART3_RXD_DELAYMODE | UART3_RXD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART3_RXD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART3_RXD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART3_RXD_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART3_RXD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART3_RXD_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART3_RXD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART3_RXD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART3_RXD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART3_RXD_MUXMODE | RW | 0xF | |
0x0: uart3_rxd | ||||
0x2: rmii1_crs | ||||
0x3: mii0_rxdv | ||||
0x4: vin2a_d1 | ||||
0x5: vin4b_d1 | ||||
0x7: spi3_sclk | ||||
0xE: gpio5_18 | ||||
0xF: Driver off |
Address Offset | 0x0000 164C | ||
Physical Address | 0x4A00 364C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART3_TXD_WAKEUPEVENT | UART3_TXD_WAKEUPENABLE | RESERVED | UART3_TXD_SLEWCONTROL | UART3_TXD_INPUTENABLE | UART3_TXD_PULLTYPESELECT | UART3_TXD_PULLUDENABLE | RESERVED | UART3_TXD_MODESELECT | UART3_TXD_DELAYMODE | UART3_TXD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART3_TXD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART3_TXD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART3_TXD_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART3_TXD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART3_TXD_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART3_TXD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART3_TXD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART3_TXD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART3_TXD_MUXMODE | RW | 0xF | |
0x0: uart3_txd | ||||
0x2: rmii1_rxer | ||||
0x3: mii0_rxclk | ||||
0x4: vin2a_d2 | ||||
0x5: vin4b_d2 | ||||
0x7: spi3_d1 | ||||
0x8: spi4_cs1 | ||||
0xE: gpio5_19 | ||||
0xF: Driver off |
Address Offset | 0x0000 1650 | ||
Physical Address | 0x4A00 3650 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_TXC_WAKEUPEVENT | RGMII0_TXC_WAKEUPENABLE | RESERVED | RGMII0_TXC_SLEWCONTROL | RGMII0_TXC_INPUTENABLE | RGMII0_TXC_PULLTYPESELECT | RGMII0_TXC_PULLUDENABLE | RESERVED | RGMII0_TXC_MODESELECT | RGMII0_TXC_DELAYMODE | RGMII0_TXC_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_TXC_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_TXC_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_TXC_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_TXC_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_TXC_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_TXC_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_TXC_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_TXC_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_TXC_MUXMODE | RW | 0xF | |
0x0: rgmii0_txc | ||||
0x1: uart3_ctsn | ||||
0x2: rmii1_rxd1 | ||||
0x3: mii0_rxd3 | ||||
0x4: vin2a_d3 | ||||
0x5: vin4b_d3 | ||||
0x6: usb4_ulpi_clk | ||||
0x7: spi3_d0 | ||||
0x8: spi4_cs2 | ||||
0xE: gpio5_20 | ||||
0xF: Driver off |
Address Offset | 0x0000 1654 | ||
Physical Address | 0x4A00 3654 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_TXCTL_WAKEUPEVENT | RGMII0_TXCTL_WAKEUPENABLE | RESERVED | RGMII0_TXCTL_SLEWCONTROL | RGMII0_TXCTL_INPUTENABLE | RGMII0_TXCTL_PULLTYPESELECT | RGMII0_TXCTL_PULLUDENABLE | RESERVED | RGMII0_TXCTL_MODESELECT | RGMII0_TXCTL_DELAYMODE | RGMII0_TXCTL_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_TXCTL_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_TXCTL_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_TXCTL_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_TXCTL_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_TXCTL_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_TXCTL_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_TXCTL_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_TXCTL_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_TXCTL_MUXMODE | RW | 0xF | |
0x0: rgmii0_txctl | ||||
0x1: uart3_rtsn | ||||
0x2: rmii1_rxd0 | ||||
0x3: mii0_rxd2 | ||||
0x4: vin2a_d4 | ||||
0x5: vin4b_d4 | ||||
0x6: usb4_ulpi_stp | ||||
0x7: spi3_cs0 | ||||
0x8: spi4_cs3 | ||||
0xE: gpio5_21 | ||||
0xF: Driver off |
Address Offset | 0x0000 1658 | ||
Physical Address | 0x4A00 3658 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_TXD3_WAKEUPEVENT | RGMII0_TXD3_WAKEUPENABLE | RESERVED | RGMII0_TXD3_SLEWCONTROL | RGMII0_TXD3_INPUTENABLE | RGMII0_TXD3_PULLTYPESELECT | RGMII0_TXD3_PULLUDENABLE | RESERVED | RGMII0_TXD3_MODESELECT | RGMII0_TXD3_DELAYMODE | RGMII0_TXD3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_TXD3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_TXD3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_TXD3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_TXD3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_TXD3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_TXD3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_TXD3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_TXD3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_TXD3_MUXMODE | RW | 0xF | |
0x0: rgmii0_txd3 | ||||
0x1: rmii0_crs | ||||
0x3: mii0_crs | ||||
0x4: vin2a_de0 | ||||
0x5: vin4b_de1 | ||||
0x6: usb4_ulpi_dir | ||||
0x7: spi4_sclk | ||||
0x8: uart4_rxd | ||||
0xE: gpio5_22 | ||||
0xF: Driver off |
Address Offset | 0x0000 165C | ||
Physical Address | 0x4A00 365C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_TXD2_WAKEUPEVENT | RGMII0_TXD2_WAKEUPENABLE | RESERVED | RGMII0_TXD2_SLEWCONTROL | RGMII0_TXD2_INPUTENABLE | RGMII0_TXD2_PULLTYPESELECT | RGMII0_TXD2_PULLUDENABLE | RESERVED | RGMII0_TXD2_MODESELECT | RGMII0_TXD2_DELAYMODE | RGMII0_TXD2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_TXD2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_TXD2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_TXD2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_TXD2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_TXD2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_TXD2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_TXD2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_TXD2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_TXD2_MUXMODE | RW | 0xF | |
0x0: rgmii0_txd2 | ||||
0x1: rmii0_rxer | ||||
0x3: mii0_rxer | ||||
0x4: vin2a_hsync0 | ||||
0x5: vin4b_hsync1 | ||||
0x6: usb4_ulpi_nxt | ||||
0x7: spi4_d1 | ||||
0x8: uart4_txd | ||||
0xE: gpio5_23 | ||||
0xF: Driver off |
Address Offset | 0x0000 1660 | ||
Physical Address | 0x4A00 3660 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_TXD1_WAKEUPEVENT | RGMII0_TXD1_WAKEUPENABLE | RESERVED | RGMII0_TXD1_SLEWCONTROL | RGMII0_TXD1_INPUTENABLE | RGMII0_TXD1_PULLTYPESELECT | RGMII0_TXD1_PULLUDENABLE | RESERVED | RGMII0_TXD1_MODESELECT | RGMII0_TXD1_DELAYMODE | RGMII0_TXD1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_TXD1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_TXD1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_TXD1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_TXD1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_TXD1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_TXD1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_TXD1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_TXD1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_TXD1_MUXMODE | RW | 0xF | |
0x0: rgmii0_txd1 | ||||
0x1: rmii0_rxd1 | ||||
0x3: mii0_rxd1 | ||||
0x4: vin2a_vsync0 | ||||
0x5: vin4b_vsync1 | ||||
0x6: usb4_ulpi_d0 | ||||
0x7: spi4_d0 | ||||
0x8: uart4_ctsn | ||||
0xE: gpio5_24 | ||||
0xF: Driver off |
Address Offset | 0x0000 1664 | ||
Physical Address | 0x4A00 3664 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_TXD0_WAKEUPEVENT | RGMII0_TXD0_WAKEUPENABLE | RESERVED | RGMII0_TXD0_SLEWCONTROL | RGMII0_TXD0_INPUTENABLE | RGMII0_TXD0_PULLTYPESELECT | RGMII0_TXD0_PULLUDENABLE | RESERVED | RGMII0_TXD0_MODESELECT | RGMII0_TXD0_DELAYMODE | RGMII0_TXD0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_TXD0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_TXD0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_TXD0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_TXD0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_TXD0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_TXD0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_TXD0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_TXD0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_TXD0_MUXMODE | RW | 0xF | |
0x0: rgmii0_txd0 | ||||
0x1: rmii0_rxd0 | ||||
0x3: mii0_rxd0 | ||||
0x4: vin2a_d10 | ||||
0x6: usb4_ulpi_d1 | ||||
0x7: spi4_cs0 | ||||
0x8: uart4_rtsn | ||||
0xE: gpio5_25 | ||||
0xF: Driver off |
Address Offset | 0x0000 1668 | ||
Physical Address | 0x4A00 3668 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_RXC_WAKEUPEVENT | RGMII0_RXC_WAKEUPENABLE | RESERVED | RGMII0_RXC_SLEWCONTROL | RGMII0_RXC_INPUTENABLE | RGMII0_RXC_PULLTYPESELECT | RGMII0_RXC_PULLUDENABLE | RESERVED | RGMII0_RXC_MODESELECT | RGMII0_RXC_DELAYMODE | RGMII0_RXC_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_RXC_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_RXC_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_RXC_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_RXC_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_RXC_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_RXC_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_RXC_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_RXC_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_RXC_MUXMODE | RW | 0xF | |
0x0: rgmii0_rxc | ||||
0x2: rmii1_txen | ||||
0x3: mii0_txclk | ||||
0x4: vin2a_d5 | ||||
0x5: vin4b_d5 | ||||
0x6: usb4_ulpi_d2 | ||||
0xE: gpio5_26 | ||||
0xF: Driver off |
Address Offset | 0x0000 166C | ||
Physical Address | 0x4A00 366C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_RXCTL_WAKEUPEVENT | RGMII0_RXCTL_WAKEUPENABLE | RESERVED | RGMII0_RXCTL_SLEWCONTROL | RGMII0_RXCTL_INPUTENABLE | RGMII0_RXCTL_PULLTYPESELECT | RGMII0_RXCTL_PULLUDENABLE | RESERVED | RGMII0_RXCTL_MODESELECT | RGMII0_RXCTL_DELAYMODE | RGMII0_RXCTL_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_RXCTL_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_RXCTL_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_RXCTL_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_RXCTL_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_RXCTL_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_RXCTL_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_RXCTL_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_RXCTL_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_RXCTL_MUXMODE | RW | 0xF | |
0x0: rgmii0_rxctl | ||||
0x2: rmii1_txd1 | ||||
0x3: mii0_txd3 | ||||
0x4: vin2a_d6 | ||||
0x5: vin4b_d6 | ||||
0x6: usb4_ulpi_d3 | ||||
0xE: gpio5_27 | ||||
0xF: Driver off |
Address Offset | 0x0000 1670 | ||
Physical Address | 0x4A00 3670 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_RXD3_WAKEUPEVENT | RGMII0_RXD3_WAKEUPENABLE | RESERVED | RGMII0_RXD3_SLEWCONTROL | RGMII0_RXD3_INPUTENABLE | RGMII0_RXD3_PULLTYPESELECT | RGMII0_RXD3_PULLUDENABLE | RESERVED | RGMII0_RXD3_MODESELECT | RGMII0_RXD3_DELAYMODE | RGMII0_RXD3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_RXD3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_RXD3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_RXD3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_RXD3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_RXD3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_RXD3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_RXD3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_RXD3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_RXD3_MUXMODE | RW | 0xF | |
0x0: rgmii0_rxd3 | ||||
0x2: rmii1_txd0 | ||||
0x3: mii0_txd2 | ||||
0x4: vin2a_d7 | ||||
0x5: vin4b_d7 | ||||
0x6: usb4_ulpi_d4 | ||||
0xE: gpio5_28 | ||||
0xF: Driver off |
Address Offset | 0x0000 1674 | ||
Physical Address | 0x4A00 3674 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_RXD2_WAKEUPEVENT | RGMII0_RXD2_WAKEUPENABLE | RESERVED | RGMII0_RXD2_SLEWCONTROL | RGMII0_RXD2_INPUTENABLE | RGMII0_RXD2_PULLTYPESELECT | RGMII0_RXD2_PULLUDENABLE | RESERVED | RGMII0_RXD2_MODESELECT | RGMII0_RXD2_DELAYMODE | RGMII0_RXD2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_RXD2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_RXD2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_RXD2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_RXD2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_RXD2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_RXD2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_RXD2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_RXD2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_RXD2_MUXMODE | RW | 0xF | |
0x0: rgmii0_rxd2 | ||||
0x1: rmii0_txen | ||||
0x3: mii0_txen | ||||
0x4: vin2a_d8 | ||||
0x6: usb4_ulpi_d5 | ||||
0xE: gpio5_29 | ||||
0xF: Driver off |
Address Offset | 0x0000 1678 | ||
Physical Address | 0x4A00 3678 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_RXD1_WAKEUPEVENT | RGMII0_RXD1_WAKEUPENABLE | RESERVED | RGMII0_RXD1_SLEWCONTROL | RGMII0_RXD1_INPUTENABLE | RGMII0_RXD1_PULLTYPESELECT | RGMII0_RXD1_PULLUDENABLE | RESERVED | RGMII0_RXD1_MODESELECT | RGMII0_RXD1_DELAYMODE | RGMII0_RXD1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_RXD1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_RXD1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_RXD1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_RXD1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_RXD1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_RXD1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_RXD1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_RXD1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_RXD1_MUXMODE | RW | 0xF | |
0x0: rgmii0_rxd1 | ||||
0x1: rmii0_txd1 | ||||
0x3: mii0_txd1 | ||||
0x4: vin2a_d9 | ||||
0x6: usb4_ulpi_d6 | ||||
0xE: gpio5_30 | ||||
0xF: Driver off |
Address Offset | 0x0000 167C | ||
Physical Address | 0x4A00 367C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RGMII0_RXD0_WAKEUPEVENT | RGMII0_RXD0_WAKEUPENABLE | RESERVED | RGMII0_RXD0_SLEWCONTROL | RGMII0_RXD0_INPUTENABLE | RGMII0_RXD0_PULLTYPESELECT | RGMII0_RXD0_PULLUDENABLE | RESERVED | RGMII0_RXD0_MODESELECT | RGMII0_RXD0_DELAYMODE | RGMII0_RXD0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RGMII0_RXD0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RGMII0_RXD0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RGMII0_RXD0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RGMII0_RXD0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RGMII0_RXD0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RGMII0_RXD0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RGMII0_RXD0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RGMII0_RXD0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RGMII0_RXD0_MUXMODE | RW | 0xF | |
0x0: rgmii0_rxd0 | ||||
0x1: rmii0_txd0 | ||||
0x3: mii0_txd0 | ||||
0x4: vin2a_fld0 | ||||
0x5: vin4b_fld1 | ||||
0x6: usb4_ulpi_d7 | ||||
0xE: gpio5_31 | ||||
0xF: Driver off |
Address Offset | 0x0000 1680 | ||
Physical Address | 0x4A00 3680 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | USB1_DRVVBUS_WAKEUPEVENT | USB1_DRVVBUS_WAKEUPENABLE | RESERVED | USB1_DRVVBUS_SLEWCONTROL | USB1_DRVVBUS_INPUTENABLE | USB1_DRVVBUS_PULLTYPESELECT | USB1_DRVVBUS_PULLUDENABLE | RESERVED | USB1_DRVVBUS_MODESELECT | USB1_DRVVBUS_DELAYMODE | USB1_DRVVBUS_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | USB1_DRVVBUS_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | USB1_DRVVBUS_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | USB1_DRVVBUS_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | USB1_DRVVBUS_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | USB1_DRVVBUS_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | USB1_DRVVBUS_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | USB1_DRVVBUS_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | USB1_DRVVBUS_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | USB1_DRVVBUS_MUXMODE | RW | 0xF | |
0x0: usb1_drvvbus | ||||
0x7: timer16 | ||||
0xE: gpio6_12 | ||||
0xF: Driver off |
Address Offset | 0x0000 1684 | ||
Physical Address | 0x4A00 3684 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | USB2_DRVVBUS_WAKEUPEVENT | USB2_DRVVBUS_WAKEUPENABLE | RESERVED | USB2_DRVVBUS_SLEWCONTROL | USB2_DRVVBUS_INPUTENABLE | USB2_DRVVBUS_PULLTYPESELECT | USB2_DRVVBUS_PULLUDENABLE | RESERVED | USB2_DRVVBUS_MODESELECT | USB2_DRVVBUS_DELAYMODE | USB2_DRVVBUS_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | USB2_DRVVBUS_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | USB2_DRVVBUS_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | USB2_DRVVBUS_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | USB2_DRVVBUS_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | USB2_DRVVBUS_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | USB2_DRVVBUS_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | USB2_DRVVBUS_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | USB2_DRVVBUS_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | USB2_DRVVBUS_MUXMODE | RW | 0xF | |
0x0: usb2_drvvbus | ||||
0x7: timer15 | ||||
0xE: gpio6_13 | ||||
0xF: Driver off |
Address Offset | 0x0000 1688 | ||
Physical Address | 0x4A00 3688 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO6_14_WAKEUPEVENT | GPIO6_14_WAKEUPENABLE | RESERVED | GPIO6_14_SLEWCONTROL | GPIO6_14_INPUTENABLE | GPIO6_14_PULLTYPESELECT | GPIO6_14_PULLUDENABLE | RESERVED | GPIO6_14_MODESELECT | GPIO6_14_DELAYMODE | GPIO6_14_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPIO6_14_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPIO6_14_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPIO6_14_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPIO6_14_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPIO6_14_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPIO6_14_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPIO6_14_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPIO6_14_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPIO6_14_MUXMODE | RW | 0xF | |
0x0: gpio6_14 | ||||
0x1: mcasp1_axr8 | ||||
0x2: dcan2_tx | ||||
0x3: uart10_rxd | ||||
0x6: vout2_hsync | ||||
0x8: vin4a_hsync0 | ||||
0x9: i2c3_sda | ||||
0xA: timer1 | ||||
0xE: gpio6_14 | ||||
0xF: Driver off |
Address Offset | 0x0000 168C | ||
Physical Address | 0x4A00 368C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO6_15_WAKEUPEVENT | GPIO6_15_WAKEUPENABLE | RESERVED | GPIO6_15_SLEWCONTROL | GPIO6_15_INPUTENABLE | GPIO6_15_PULLTYPESELECT | GPIO6_15_PULLUDENABLE | RESERVED | GPIO6_15_MODESELECT | GPIO6_15_DELAYMODE | GPIO6_15_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPIO6_15_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPIO6_15_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPIO6_15_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPIO6_15_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPIO6_15_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPIO6_15_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPIO6_15_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPIO6_15_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPIO6_15_MUXMODE | RW | 0xF | |
0x0: gpio6_15 | ||||
0x1: mcasp1_axr9 | ||||
0x2: dcan2_rx | ||||
0x3: uart10_txd | ||||
0x6: vout2_vsync | ||||
0x8: vin4a_vsync0 | ||||
0x9: i2c3_scl | ||||
0xA: timer2 | ||||
0xE: gpio6_15 | ||||
0xF: Driver off |
Address Offset | 0x0000 1690 | ||
Physical Address | 0x4A00 3690 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO6_16_WAKEUPEVENT | GPIO6_16_WAKEUPENABLE | RESERVED | GPIO6_16_SLEWCONTROL | GPIO6_16_INPUTENABLE | GPIO6_16_PULLTYPESELECT | GPIO6_16_PULLUDENABLE | RESERVED | GPIO6_16_MODESELECT | GPIO6_16_DELAYMODE | GPIO6_16_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPIO6_16_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPIO6_16_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPIO6_16_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPIO6_16_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPIO6_16_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPIO6_16_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPIO6_16_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPIO6_16_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPIO6_16_MUXMODE | RW | 0xF | |
0x0: gpio6_16 | ||||
0x1: mcasp1_axr10 | ||||
0x6: vout2_fld | ||||
0x8: vin4a_fld0 | ||||
0x9: clkout1 | ||||
0xA: timer3 | ||||
0xE: gpio6_16 | ||||
0xF: Driver off |
Address Offset | 0x0000 1694 | ||
Physical Address | 0x4A00 3694 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | XREF_CLK0_WAKEUPEVENT | XREF_CLK0_WAKEUPENABLE | RESERVED | XREF_CLK0_SLEWCONTROL | XREF_CLK0_INPUTENABLE | XREF_CLK0_PULLTYPESELECT | XREF_CLK0_PULLUDENABLE | RESERVED | XREF_CLK0_MODESELECT | XREF_CLK0_DELAYMODE | XREF_CLK0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | XREF_CLK0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | XREF_CLK0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | XREF_CLK0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | XREF_CLK0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | XREF_CLK0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | XREF_CLK0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | XREF_CLK0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | XREF_CLK0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | XREF_CLK0_MUXMODE | RW | 0xF | |
0x0: xref_clk0 | ||||
0x1: mcasp2_axr8 | ||||
0x2: mcasp1_axr4 | ||||
0x3: mcasp1_ahclkx | ||||
0x4: mcasp5_ahclkx | ||||
0x5: atl_clk0 | ||||
0x7: vin6a_d0 | ||||
0x8: hdq0 | ||||
0x9: clkout2 | ||||
0xA: timer13 | ||||
0xE: gpio6_17 | ||||
0xF: Driver off |
Address Offset | 0x0000 1698 | ||
Physical Address | 0x4A00 3698 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | XREF_CLK1_WAKEUPEVENT | XREF_CLK1_WAKEUPENABLE | RESERVED | XREF_CLK1_SLEWCONTROL | XREF_CLK1_INPUTENABLE | XREF_CLK1_PULLTYPESELECT | XREF_CLK1_PULLUDENABLE | RESERVED | XREF_CLK1_MODESELECT | XREF_CLK1_DELAYMODE | XREF_CLK1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | XREF_CLK1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | XREF_CLK1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | XREF_CLK1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | XREF_CLK1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | XREF_CLK1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | XREF_CLK1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | XREF_CLK1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | XREF_CLK1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | XREF_CLK1_MUXMODE | RW | 0xF | |
0x0: xref_clk1 | ||||
0x1: mcasp2_axr9 | ||||
0x2: mcasp1_axr5 | ||||
0x3: mcasp2_ahclkx | ||||
0x4: mcasp6_ahclkx | ||||
0x5: atl_clk1 | ||||
0x7: vin6a_clk0 | ||||
0xA: timer14 | ||||
0xE: gpio6_18 | ||||
0xF: Driver off |
Address Offset | 0x0000 169C | ||
Physical Address | 0x4A00 369C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | XREF_CLK2_WAKEUPEVENT | XREF_CLK2_WAKEUPENABLE | RESERVED | XREF_CLK2_SLEWCONTROL | XREF_CLK2_INPUTENABLE | XREF_CLK2_PULLTYPESELECT | XREF_CLK2_PULLUDENABLE | RESERVED | XREF_CLK2_MODESELECT | XREF_CLK2_DELAYMODE | XREF_CLK2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | XREF_CLK2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | XREF_CLK2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | XREF_CLK2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | XREF_CLK2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | XREF_CLK2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | XREF_CLK2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | XREF_CLK2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | XREF_CLK2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | XREF_CLK2_MUXMODE | RW | 0xF | |
0x0: xref_clk2 | ||||
0x1: mcasp2_axr10 | ||||
0x2: mcasp1_axr6 | ||||
0x3: mcasp3_ahclkx | ||||
0x4: mcasp7_ahclkx | ||||
0x5: atl_clk2 | ||||
0x6: vout2_clk | ||||
0x8: vin4a_clk0 | ||||
0xA: timer15 | ||||
0xE: gpio6_19 | ||||
0xF: Driver off |
Address Offset | 0x0000 16A0 | ||
Physical Address | 0x4A00 36A0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | XREF_CLK3_WAKEUPEVENT | XREF_CLK3_WAKEUPENABLE | RESERVED | XREF_CLK3_SLEWCONTROL | XREF_CLK3_INPUTENABLE | XREF_CLK3_PULLTYPESELECT | XREF_CLK3_PULLUDENABLE | RESERVED | XREF_CLK3_MODESELECT | XREF_CLK3_DELAYMODE | XREF_CLK3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | XREF_CLK3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | XREF_CLK3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | XREF_CLK3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | XREF_CLK3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | XREF_CLK3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | XREF_CLK3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | XREF_CLK3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | XREF_CLK3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | XREF_CLK3_MUXMODE | RW | 0xF | |
0x0: xref_clk3 | ||||
0x1: mcasp2_axr11 | ||||
0x2: mcasp1_axr7 | ||||
0x3: mcasp4_ahclkx | ||||
0x4: mcasp8_ahclkx | ||||
0x5: atl_clk3 | ||||
0x6: vout2_de | ||||
0x7: hdq0 | ||||
0x8: vin4a_de0 | ||||
0x9: clkout3 | ||||
0xA: timer16 | ||||
0xE: gpio6_20 | ||||
0xF: Driver off |
Address Offset | 0x0000 16A4 | ||
Physical Address | 0x4A00 36A4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_ACLKX_WAKEUPEVENT | MCASP1_ACLKX_WAKEUPENABLE | RESERVED | MCASP1_ACLKX_SLEWCONTROL | MCASP1_ACLKX_INPUTENABLE | MCASP1_ACLKX_PULLTYPESELECT | MCASP1_ACLKX_PULLUDENABLE | RESERVED | MCASP1_ACLKX_MODESELECT | MCASP1_ACLKX_DELAYMODE | MCASP1_ACLKX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_ACLKX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_ACLKX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_ACLKX_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_ACLKX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_ACLKX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_ACLKX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_ACLKX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_ACLKX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_ACLKX_MUXMODE | RW | 0xF | |
0x0: mcasp1_aclkx | ||||
0x7: vin6a_fld0 | ||||
0xA: i2c3_sda | ||||
0xE: gpio7_31 | ||||
0xF: Driver off |
Address Offset | 0x0000 16A8 | ||
Physical Address | 0x4A00 36A8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_FSX_WAKEUPEVENT | MCASP1_FSX_WAKEUPENABLE | RESERVED | MCASP1_FSX_SLEWCONTROL | MCASP1_FSX_INPUTENABLE | MCASP1_FSX_PULLTYPESELECT | MCASP1_FSX_PULLUDENABLE | RESERVED | MCASP1_FSX_MODESELECT | MCASP1_FSX_DELAYMODE | MCASP1_FSX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_FSX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_FSX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_FSX_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_FSX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_FSX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_FSX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_FSX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_FSX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_FSX_MUXMODE | RW | 0xF | |
0x0: mcasp1_fsx | ||||
0x7: vin6a_de0 | ||||
0xA: i2c3_scl | ||||
0xE: gpio7_30 | ||||
0xF: Driver off |
Address Offset | 0x0000 16AC | ||
Physical Address | 0x4A00 36AC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_ACLKR_WAKEUPEVENT | MCASP1_ACLKR_WAKEUPENABLE | RESERVED | MCASP1_ACLKR_SLEWCONTROL | MCASP1_ACLKR_INPUTENABLE | MCASP1_ACLKR_PULLTYPESELECT | MCASP1_ACLKR_PULLUDENABLE | RESERVED | MCASP1_ACLKR_MODESELECT | MCASP1_ACLKR_DELAYMODE | MCASP1_ACLKR_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_ACLKR_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_ACLKR_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_ACLKR_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_ACLKR_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_ACLKR_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_ACLKR_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_ACLKR_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_ACLKR_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_ACLKR_MUXMODE | RW | 0xF | |
0x0: mcasp1_aclkr | ||||
0x1: mcasp7_axr2 | ||||
0x6: vout2_d0 | ||||
0x8: vin4a_d0 | ||||
0xA: i2c4_sda | ||||
0xE: gpio5_0 | ||||
0xF: Driver off |
Address Offset | 0x0000 16B0 | ||
Physical Address | 0x4A00 36B0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_FSR_WAKEUPEVENT | MCASP1_FSR_WAKEUPENABLE | RESERVED | MCASP1_FSR_SLEWCONTROL | MCASP1_FSR_INPUTENABLE | MCASP1_FSR_PULLTYPESELECT | MCASP1_FSR_PULLUDENABLE | RESERVED | MCASP1_FSR_MODESELECT | MCASP1_FSR_DELAYMODE | MCASP1_FSR_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_FSR_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_FSR_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_FSR_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_FSR_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_FSR_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_FSR_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_FSR_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_FSR_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_FSR_MUXMODE | RW | 0xF | |
0x0: mcasp1_fsr | ||||
0x1: mcasp7_axr3 | ||||
0x6: vout2_d1 | ||||
0x8: vin4a_d1 | ||||
0xA: i2c4_scl | ||||
0xE: gpio5_1 | ||||
0xF: Driver off |
Address Offset | 0x0000 16B4 | ||
Physical Address | 0x4A00 36B4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR0_WAKEUPEVENT | MCASP1_AXR0_WAKEUPENABLE | RESERVED | MCASP1_AXR0_SLEWCONTROL | MCASP1_AXR0_INPUTENABLE | MCASP1_AXR0_PULLTYPESELECT | MCASP1_AXR0_PULLUDENABLE | RESERVED | MCASP1_AXR0_MODESELECT | MCASP1_AXR0_DELAYMODE | MCASP1_AXR0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR0_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR0_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr0 | ||||
0x3: uart6_rxd | ||||
0x7: vin6a_vsync0 | ||||
0xA: i2c5_sda | ||||
0xE: gpio5_2 | ||||
0xF: Driver off |
Address Offset | 0x0000 16B8 | ||
Physical Address | 0x4A00 36B8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR1_WAKEUPEVENT | MCASP1_AXR1_WAKEUPENABLE | RESERVED | MCASP1_AXR1_SLEWCONTROL | MCASP1_AXR1_INPUTENABLE | MCASP1_AXR1_PULLTYPESELECT | MCASP1_AXR1_PULLUDENABLE | RESERVED | MCASP1_AXR1_MODESELECT | MCASP1_AXR1_DELAYMODE | MCASP1_AXR1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR1_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR1_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr1 | ||||
0x3: uart6_txd | ||||
0x7: vin6a_hsync0 | ||||
0xA: i2c5_scl | ||||
0xE: gpio5_3 | ||||
0xF: Driver off |
Address Offset | 0x0000 16BC | ||
Physical Address | 0x4A00 36BC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR2_WAKEUPEVENT | MCASP1_AXR2_WAKEUPENABLE | RESERVED | MCASP1_AXR2_SLEWCONTROL | MCASP1_AXR2_INPUTENABLE | MCASP1_AXR2_PULLTYPESELECT | MCASP1_AXR2_PULLUDENABLE | RESERVED | MCASP1_AXR2_MODESELECT | MCASP1_AXR2_DELAYMODE | MCASP1_AXR2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR2_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr2 | ||||
0x1: mcasp6_axr2 | ||||
0x3: uart6_ctsn | ||||
0x6: vout2_d2 | ||||
0x8: vin4a_d2 | ||||
0xE: gpio5_4 | ||||
0xF: Driver off |
Address Offset | 0x0000 16C0 | ||
Physical Address | 0x4A00 36C0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR3_WAKEUPEVENT | MCASP1_AXR3_WAKEUPENABLE | RESERVED | MCASP1_AXR3_SLEWCONTROL | MCASP1_AXR3_INPUTENABLE | MCASP1_AXR3_PULLTYPESELECT | MCASP1_AXR3_PULLUDENABLE | RESERVED | MCASP1_AXR3_MODESELECT | MCASP1_AXR3_DELAYMODE | MCASP1_AXR3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR3_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr3 | ||||
0x1: mcasp6_axr3 | ||||
0x3: uart6_rtsn | ||||
0x6: vout2_d3 | ||||
0x8: vin4a_d3 | ||||
0xE: gpio5_5 | ||||
0xF: Driver off |
Address Offset | 0x0000 16C4 | ||
Physical Address | 0x4A00 36C4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR4_WAKEUPEVENT | MCASP1_AXR4_WAKEUPENABLE | RESERVED | MCASP1_AXR4_SLEWCONTROL | MCASP1_AXR4_INPUTENABLE | MCASP1_AXR4_PULLTYPESELECT | MCASP1_AXR4_PULLUDENABLE | RESERVED | MCASP1_AXR4_MODESELECT | MCASP1_AXR4_DELAYMODE | MCASP1_AXR4_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR4_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR4_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR4_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR4_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR4_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR4_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR4_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR4_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR4_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr4 | ||||
0x1: mcasp4_axr2 | ||||
0x6: vout2_d4 | ||||
0x8: vin4a_d4 | ||||
0xE: gpio5_6 | ||||
0xF: Driver off |
Address Offset | 0x0000 16C8 | ||
Physical Address | 0x4A00 36C8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR5_WAKEUPEVENT | MCASP1_AXR5_WAKEUPENABLE | RESERVED | MCASP1_AXR5_SLEWCONTROL | MCASP1_AXR5_INPUTENABLE | MCASP1_AXR5_PULLTYPESELECT | MCASP1_AXR5_PULLUDENABLE | RESERVED | MCASP1_AXR5_MODESELECT | MCASP1_AXR5_DELAYMODE | MCASP1_AXR5_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR5_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR5_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR5_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR5_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR5_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR5_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR5_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR5_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR5_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr5 | ||||
0x1: mcasp4_axr3 | ||||
0x6: vout2_d5 | ||||
0x8: vin4a_d5 | ||||
0xE: gpio5_7 | ||||
0xF: Driver off |
Address Offset | 0x0000 16CC | ||
Physical Address | 0x4A00 36CC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR6_WAKEUPEVENT | MCASP1_AXR6_WAKEUPENABLE | RESERVED | MCASP1_AXR6_SLEWCONTROL | MCASP1_AXR6_INPUTENABLE | MCASP1_AXR6_PULLTYPESELECT | MCASP1_AXR6_PULLUDENABLE | RESERVED | MCASP1_AXR6_MODESELECT | MCASP1_AXR6_DELAYMODE | MCASP1_AXR6_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR6_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR6_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR6_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR6_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR6_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR6_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR6_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR6_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR6_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr6 | ||||
0x1: mcasp5_axr2 | ||||
0x6: vout2_d6 | ||||
0x8: vin4a_d6 | ||||
0xE: gpio5_8 | ||||
0xF: Driver off |
Address Offset | 0x0000 16D0 | ||
Physical Address | 0x4A00 36D0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR7_WAKEUPEVENT | MCASP1_AXR7_WAKEUPENABLE | RESERVED | MCASP1_AXR7_SLEWCONTROL | MCASP1_AXR7_INPUTENABLE | MCASP1_AXR7_PULLTYPESELECT | MCASP1_AXR7_PULLUDENABLE | RESERVED | MCASP1_AXR7_MODESELECT | MCASP1_AXR7_DELAYMODE | MCASP1_AXR7_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR7_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR7_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR7_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR7_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR7_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR7_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR7_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR7_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR7_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr7 | ||||
0x1: mcasp5_axr3 | ||||
0x6: vout2_d7 | ||||
0x8: vin4a_d7 | ||||
0xA: timer4 | ||||
0xE: gpio5_9 | ||||
0xF: Driver off |
Address Offset | 0x0000 16D4 | ||
Physical Address | 0x4A00 36D4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR8_WAKEUPEVENT | MCASP1_AXR8_WAKEUPENABLE | RESERVED | MCASP1_AXR8_SLEWCONTROL | MCASP1_AXR8_INPUTENABLE | MCASP1_AXR8_PULLTYPESELECT | MCASP1_AXR8_PULLUDENABLE | RESERVED | MCASP1_AXR8_MODESELECT | MCASP1_AXR8_DELAYMODE | MCASP1_AXR8_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR8_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR8_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR8_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR8_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR8_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR8_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR8_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR8_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR8_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr8 | ||||
0x1: mcasp6_axr0 | ||||
0x3: spi3_sclk | ||||
0x7: vin6a_d15 | ||||
0xA: timer5 | ||||
0xE: gpio5_10 | ||||
0xF: Driver off |
Address Offset | 0x0000 16D8 | ||
Physical Address | 0x4A00 36D8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR9_WAKEUPEVENT | MCASP1_AXR9_WAKEUPENABLE | RESERVED | MCASP1_AXR9_SLEWCONTROL | MCASP1_AXR9_INPUTENABLE | MCASP1_AXR9_PULLTYPESELECT | MCASP1_AXR9_PULLUDENABLE | RESERVED | MCASP1_AXR9_MODESELECT | MCASP1_AXR9_DELAYMODE | MCASP1_AXR9_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR9_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR9_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR9_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR9_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR9_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR9_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR9_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR9_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR9_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr9 | ||||
0x1: mcasp6_axr1 | ||||
0x3: spi3_d1 | ||||
0x7: vin6a_d14 | ||||
0xA: timer6 | ||||
0xE: gpio5_11 | ||||
0xF: Driver off |
Address Offset | 0x0000 16DC | ||
Physical Address | 0x4A00 36DC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR10_WAKEUPEVENT | MCASP1_AXR10_WAKEUPENABLE | RESERVED | MCASP1_AXR10_SLEWCONTROL | MCASP1_AXR10_INPUTENABLE | MCASP1_AXR10_PULLTYPESELECT | MCASP1_AXR10_PULLUDENABLE | RESERVED | MCASP1_AXR10_MODESELECT | MCASP1_AXR10_DELAYMODE | MCASP1_AXR10_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR10_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR10_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR10_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR10_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR10_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR10_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR10_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR10_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR10_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr10 | ||||
0x1: mcasp6_aclkx | ||||
0x2: mcasp6_aclkr | ||||
0x3: spi3_d0 | ||||
0x7: vin6a_d13 | ||||
0xA: timer7 | ||||
0xE: gpio5_12 | ||||
0xF: Driver off |
Address Offset | 0x0000 16E0 | ||
Physical Address | 0x4A00 36E0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR11_WAKEUPEVENT | MCASP1_AXR11_WAKEUPENABLE | RESERVED | MCASP1_AXR11_SLEWCONTROL | MCASP1_AXR11_INPUTENABLE | MCASP1_AXR11_PULLTYPESELECT | MCASP1_AXR11_PULLUDENABLE | RESERVED | MCASP1_AXR11_MODESELECT | MCASP1_AXR11_DELAYMODE | MCASP1_AXR11_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR11_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR11_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR11_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR11_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR11_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR11_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR11_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR11_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR11_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr11 | ||||
0x1: mcasp6_fsx | ||||
0x2: mcasp6_fsr | ||||
0x3: spi3_cs0 | ||||
0x7: vin6a_d12 | ||||
0xA: timer8 | ||||
0xE: gpio4_17 | ||||
0xF: Driver off |
Address Offset | 0x0000 16E4 | ||
Physical Address | 0x4A00 36E4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR12_WAKEUPEVENT | MCASP1_AXR12_WAKEUPENABLE | RESERVED | MCASP1_AXR12_SLEWCONTROL | MCASP1_AXR12_INPUTENABLE | MCASP1_AXR12_PULLTYPESELECT | MCASP1_AXR12_PULLUDENABLE | RESERVED | MCASP1_AXR12_MODESELECT | MCASP1_AXR12_DELAYMODE | MCASP1_AXR12_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR12_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR12_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR12_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR12_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR12_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR12_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR12_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR12_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR12_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr12 | ||||
0x1: mcasp7_axr0 | ||||
0x3: spi3_cs1 | ||||
0x7: vin6a_d11 | ||||
0xA: timer9 | ||||
0xE: gpio4_18 | ||||
0xF: Driver off |
Address Offset | 0x0000 16E8 | ||
Physical Address | 0x4A00 36E8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR13_WAKEUPEVENT | MCASP1_AXR13_WAKEUPENABLE | RESERVED | MCASP1_AXR13_SLEWCONTROL | MCASP1_AXR13_INPUTENABLE | MCASP1_AXR13_PULLTYPESELECT | MCASP1_AXR13_PULLUDENABLE | RESERVED | MCASP1_AXR13_MODESELECT | MCASP1_AXR13_DELAYMODE | MCASP1_AXR13_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR13_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR13_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR13_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR13_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR13_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR13_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR13_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR13_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR13_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr13 | ||||
0x1: mcasp7_axr1 | ||||
0x7: vin6a_d10 | ||||
0xA: timer10 | ||||
0xE: gpio6_4 | ||||
0xF: Driver off |
Address Offset | 0x0000 16EC | ||
Physical Address | 0x4A00 36EC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR14_WAKEUPEVENT | MCASP1_AXR14_WAKEUPENABLE | RESERVED | MCASP1_AXR14_SLEWCONTROL | MCASP1_AXR14_INPUTENABLE | MCASP1_AXR14_PULLTYPESELECT | MCASP1_AXR14_PULLUDENABLE | RESERVED | MCASP1_AXR14_MODESELECT | MCASP1_AXR14_DELAYMODE | MCASP1_AXR14_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR14_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR14_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR14_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR14_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR14_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR14_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR14_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR14_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR14_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr14 | ||||
0x1: mcasp7_aclkx | ||||
0x2: mcasp7_aclkr | ||||
0x7: vin6a_d9 | ||||
0xA: timer11 | ||||
0xE: gpio6_5 | ||||
0xF: Driver off |
Address Offset | 0x0000 16F0 | ||
Physical Address | 0x4A00 36F0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP1_AXR15_WAKEUPEVENT | MCASP1_AXR15_WAKEUPENABLE | RESERVED | MCASP1_AXR15_SLEWCONTROL | MCASP1_AXR15_INPUTENABLE | MCASP1_AXR15_PULLTYPESELECT | MCASP1_AXR15_PULLUDENABLE | RESERVED | MCASP1_AXR15_MODESELECT | MCASP1_AXR15_DELAYMODE | MCASP1_AXR15_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP1_AXR15_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP1_AXR15_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP1_AXR15_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP1_AXR15_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP1_AXR15_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP1_AXR15_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP1_AXR15_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP1_AXR15_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP1_AXR15_MUXMODE | RW | 0xF | |
0x0: mcasp1_axr15 | ||||
0x1: mcasp7_fsx | ||||
0x2: mcasp7_fsr | ||||
0x7: vin6a_d8 | ||||
0xA: timer12 | ||||
0xE: gpio6_6 | ||||
0xF: Driver off |
Address Offset | 0x0000 16F4 | ||
Physical Address | 0x4A00 36F4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_ACLKX_WAKEUPEVENT | MCASP2_ACLKX_WAKEUPENABLE | RESERVED | MCASP2_ACLKX_SLEWCONTROL | MCASP2_ACLKX_INPUTENABLE | MCASP2_ACLKX_PULLTYPESELECT | MCASP2_ACLKX_PULLUDENABLE | RESERVED | MCASP2_ACLKX_MODESELECT | MCASP2_ACLKX_DELAYMODE | MCASP2_ACLKX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_ACLKX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_ACLKX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_ACLKX_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_ACLKX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_ACLKX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_ACLKX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_ACLKX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_ACLKX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_ACLKX_MUXMODE | RW | 0xF | |
0x0: mcasp2_aclkx | ||||
0x7: vin6a_d7 | ||||
0xF: Driver off |
Address Offset | 0x0000 16F8 | ||
Physical Address | 0x4A00 36F8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_FSX_WAKEUPEVENT | MCASP2_FSX_WAKEUPENABLE | RESERVED | MCASP2_FSX_SLEWCONTROL | MCASP2_FSX_INPUTENABLE | MCASP2_FSX_PULLTYPESELECT | MCASP2_FSX_PULLUDENABLE | RESERVED | MCASP2_FSX_MODESELECT | MCASP2_FSX_DELAYMODE | MCASP2_FSX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_FSX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_FSX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_FSX_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_FSX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_FSX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_FSX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_FSX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_FSX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_FSX_MUXMODE | RW | 0xF | |
0x0: mcasp2_fsx | ||||
0x7: vin6a_d6 | ||||
0xF: Driver off |
Address Offset | 0x0000 16FC | ||
Physical Address | 0x4A00 36FC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_ACLKR_WAKEUPEVENT | MCASP2_ACLKR_WAKEUPENABLE | RESERVED | MCASP2_ACLKR_SLEWCONTROL | MCASP2_ACLKR_INPUTENABLE | MCASP2_ACLKR_PULLTYPESELECT | MCASP2_ACLKR_PULLUDENABLE | RESERVED | MCASP2_ACLKR_MODESELECT | MCASP2_ACLKR_DELAYMODE | MCASP2_ACLKR_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_ACLKR_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_ACLKR_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_ACLKR_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_ACLKR_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_ACLKR_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_ACLKR_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_ACLKR_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_ACLKR_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_ACLKR_MUXMODE | RW | 0xF | |
0x0: mcasp2_aclkr | ||||
0x1: mcasp8_axr2 | ||||
0x6: vout2_d8 | ||||
0x8: vin4a_d8 | ||||
0xF: Driver off |
Address Offset | 0x0000 1700 | ||
Physical Address | 0x4A00 3700 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_FSR_WAKEUPEVENT | MCASP2_FSR_WAKEUPENABLE | RESERVED | MCASP2_FSR_SLEWCONTROL | MCASP2_FSR_INPUTENABLE | MCASP2_FSR_PULLTYPESELECT | MCASP2_FSR_PULLUDENABLE | RESERVED | MCASP2_FSR_MODESELECT | MCASP2_FSR_DELAYMODE | MCASP2_FSR_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_FSR_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_FSR_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_FSR_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_FSR_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_FSR_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_FSR_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_FSR_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_FSR_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_FSR_MUXMODE | RW | 0xF | |
0x0: mcasp2_fsr | ||||
0x1: mcasp8_axr3 | ||||
0x6: vout2_d9 | ||||
0x8: vin4a_d9 | ||||
0xF: Driver off |
Address Offset | 0x0000 1704 | ||
Physical Address | 0x4A00 3704 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_AXR0_WAKEUPEVENT | MCASP2_AXR0_WAKEUPENABLE | RESERVED | MCASP2_AXR0_SLEWCONTROL | MCASP2_AXR0_INPUTENABLE | MCASP2_AXR0_PULLTYPESELECT | MCASP2_AXR0_PULLUDENABLE | RESERVED | MCASP2_AXR0_MODESELECT | MCASP2_AXR0_DELAYMODE | MCASP2_AXR0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_AXR0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_AXR0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_AXR0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_AXR0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_AXR0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_AXR0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_AXR0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_AXR0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_AXR0_MUXMODE | RW | 0xF | |
0x0: mcasp2_axr0 | ||||
0x6: vout2_d10 | ||||
0x8: vin4a_d10 | ||||
0xF: Driver off |
Address Offset | 0x0000 1708 | ||
Physical Address | 0x4A00 3708 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_AXR1_WAKEUPEVENT | MCASP2_AXR1_WAKEUPENABLE | RESERVED | MCASP2_AXR1_SLEWCONTROL | MCASP2_AXR1_INPUTENABLE | MCASP2_AXR1_PULLTYPESELECT | MCASP2_AXR1_PULLUDENABLE | RESERVED | MCASP2_AXR1_MODESELECT | MCASP2_AXR1_DELAYMODE | MCASP2_AXR1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_AXR1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_AXR1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_AXR1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_AXR1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_AXR1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_AXR1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_AXR1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_AXR1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_AXR1_MUXMODE | RW | 0xF | |
0x0: mcasp2_axr1 | ||||
0x6: vout2_d11 | ||||
0x8: vin4a_d11 | ||||
0xF: Driver off |
Address Offset | 0x0000 170C | ||
Physical Address | 0x4A00 370C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_AXR2_WAKEUPEVENT | MCASP2_AXR2_WAKEUPENABLE | RESERVED | MCASP2_AXR2_SLEWCONTROL | MCASP2_AXR2_INPUTENABLE | MCASP2_AXR2_PULLTYPESELECT | MCASP2_AXR2_PULLUDENABLE | RESERVED | MCASP2_AXR2_MODESELECT | MCASP2_AXR2_DELAYMODE | MCASP2_AXR2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_AXR2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_AXR2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_AXR2_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_AXR2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_AXR2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_AXR2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_AXR2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_AXR2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_AXR2_MUXMODE | RW | 0xF | |
0x0: mcasp2_axr2 | ||||
0x1: mcasp3_axr2 | ||||
0x7: vin6a_d5 | ||||
0xE: gpio6_8 | ||||
0xF: Driver off |
Address Offset | 0x0000 1710 | ||
Physical Address | 0x4A00 3710 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_AXR3_WAKEUPEVENT | MCASP2_AXR3_WAKEUPENABLE | RESERVED | MCASP2_AXR3_SLEWCONTROL | MCASP2_AXR3_INPUTENABLE | MCASP2_AXR3_PULLTYPESELECT | MCASP2_AXR3_PULLUDENABLE | RESERVED | MCASP2_AXR3_MODESELECT | MCASP2_AXR3_DELAYMODE | MCASP2_AXR3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_AXR3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_AXR3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_AXR3_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_AXR3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_AXR3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_AXR3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_AXR3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_AXR3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_AXR3_MUXMODE | RW | 0xF | |
0x0: mcasp2_axr3 | ||||
0x1: mcasp3_axr3 | ||||
0x7: vin6a_d4 | ||||
0xE: gpio6_9 | ||||
0xF: Driver off |
Address Offset | 0x0000 1714 | ||
Physical Address | 0x4A00 3714 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_AXR4_WAKEUPEVENT | MCASP2_AXR4_WAKEUPENABLE | RESERVED | MCASP2_AXR4_SLEWCONTROL | MCASP2_AXR4_INPUTENABLE | MCASP2_AXR4_PULLTYPESELECT | MCASP2_AXR4_PULLUDENABLE | RESERVED | MCASP2_AXR4_MODESELECT | MCASP2_AXR4_DELAYMODE | MCASP2_AXR4_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_AXR4_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_AXR4_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_AXR4_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_AXR4_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_AXR4_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_AXR4_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_AXR4_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_AXR4_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_AXR4_MUXMODE | RW | 0xF | |
0x0: mcasp2_axr4 | ||||
0x1: mcasp8_axr0 | ||||
0x6: vout2_d12 | ||||
0x8: vin4a_d12 | ||||
0xE: gpio1_4 | ||||
0xF: Driver off |
Address Offset | 0x0000 1718 | ||
Physical Address | 0x4A00 3718 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_AXR5_WAKEUPEVENT | MCASP2_AXR5_WAKEUPENABLE | RESERVED | MCASP2_AXR5_SLEWCONTROL | MCASP2_AXR5_INPUTENABLE | MCASP2_AXR5_PULLTYPESELECT | MCASP2_AXR5_PULLUDENABLE | RESERVED | MCASP2_AXR5_MODESELECT | MCASP2_AXR5_DELAYMODE | MCASP2_AXR5_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_AXR5_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_AXR5_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_AXR5_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_AXR5_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_AXR5_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_AXR5_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_AXR5_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_AXR5_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_AXR5_MUXMODE | RW | 0xF | |
0x0: mcasp2_axr5 | ||||
0x1: mcasp8_axr1 | ||||
0x6: vout2_d13 | ||||
0x8: vin4a_d13 | ||||
0xE: gpio6_7 | ||||
0xF: Driver off |
Address Offset | 0x0000 171C | ||
Physical Address | 0x4A00 371C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_AXR6_WAKEUPEVENT | MCASP2_AXR6_WAKEUPENABLE | RESERVED | MCASP2_AXR6_SLEWCONTROL | MCASP2_AXR6_INPUTENABLE | MCASP2_AXR6_PULLTYPESELECT | MCASP2_AXR6_PULLUDENABLE | RESERVED | MCASP2_AXR6_MODESELECT | MCASP2_AXR6_DELAYMODE | MCASP2_AXR6_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_AXR6_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_AXR6_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_AXR6_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_AXR6_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_AXR6_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_AXR6_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_AXR6_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_AXR6_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_AXR6_MUXMODE | RW | 0xF | |
0x0: mcasp2_axr6 | ||||
0x1: mcasp8_aclkx | ||||
0x2: mcasp8_aclkr | ||||
0x6: vout2_d14 | ||||
0x8: vin4a_d14 | ||||
0xE: gpio2_29 | ||||
0xF: Driver off |
Address Offset | 0x0000 1720 | ||
Physical Address | 0x4A00 3720 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP2_AXR7_WAKEUPEVENT | MCASP2_AXR7_WAKEUPENABLE | RESERVED | MCASP2_AXR7_SLEWCONTROL | MCASP2_AXR7_INPUTENABLE | MCASP2_AXR7_PULLTYPESELECT | MCASP2_AXR7_PULLUDENABLE | RESERVED | MCASP2_AXR7_MODESELECT | MCASP2_AXR7_DELAYMODE | MCASP2_AXR7_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP2_AXR7_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP2_AXR7_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP2_AXR7_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP2_AXR7_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP2_AXR7_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP2_AXR7_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP2_AXR7_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP2_AXR7_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP2_AXR7_MUXMODE | RW | 0xF | |
0x0: mcasp2_axr7 | ||||
0x1: mcasp8_fsx | ||||
0x2: mcasp8_fsr | ||||
0x6: vout2_d15 | ||||
0x8: vin4a_d15 | ||||
0xE: gpio1_5 | ||||
0xF: Driver off |
Address Offset | 0x0000 1724 | ||
Physical Address | 0x4A00 3724 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP3_ACLKX_WAKEUPEVENT | MCASP3_ACLKX_WAKEUPENABLE | RESERVED | MCASP3_ACLKX_SLEWCONTROL | MCASP3_ACLKX_INPUTENABLE | MCASP3_ACLKX_PULLTYPESELECT | MCASP3_ACLKX_PULLUDENABLE | RESERVED | MCASP3_ACLKX_MODESELECT | MCASP3_ACLKX_DELAYMODE | MCASP3_ACLKX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP3_ACLKX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP3_ACLKX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP3_ACLKX_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP3_ACLKX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP3_ACLKX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP3_ACLKX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP3_ACLKX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP3_ACLKX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP3_ACLKX_MUXMODE | RW | 0xF | |
0x0: mcasp3_aclkx | ||||
0x1: mcasp3_aclkr | ||||
0x2: mcasp2_axr12 | ||||
0x3: uart7_rxd | ||||
0x7: vin6a_d3 | ||||
0xE: gpio5_13 | ||||
0xF: Driver off |
Address Offset | 0x0000 1728 | ||
Physical Address | 0x4A00 3728 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP3_FSX_WAKEUPEVENT | MCASP3_FSX_WAKEUPENABLE | RESERVED | MCASP3_FSX_SLEWCONTROL | MCASP3_FSX_INPUTENABLE | MCASP3_FSX_PULLTYPESELECT | MCASP3_FSX_PULLUDENABLE | RESERVED | MCASP3_FSX_MODESELECT | MCASP3_FSX_DELAYMODE | MCASP3_FSX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP3_FSX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP3_FSX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP3_FSX_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP3_FSX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP3_FSX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP3_FSX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP3_FSX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP3_FSX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP3_FSX_MUXMODE | RW | 0xF | |
0x0: mcasp3_fsx | ||||
0x1: mcasp3_fsr | ||||
0x2: mcasp2_axr13 | ||||
0x3: uart7_txd | ||||
0x7: vin6a_d2 | ||||
0xE: gpio5_14 | ||||
0xF: Driver off |
Address Offset | 0x0000 172C | ||
Physical Address | 0x4A00 372C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP3_AXR0_WAKEUPEVENT | MCASP3_AXR0_WAKEUPENABLE | RESERVED | MCASP3_AXR0_SLEWCONTROL | MCASP3_AXR0_INPUTENABLE | MCASP3_AXR0_PULLTYPESELECT | MCASP3_AXR0_PULLUDENABLE | RESERVED | MCASP3_AXR0_MODESELECT | MCASP3_AXR0_DELAYMODE | MCASP3_AXR0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP3_AXR0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP3_AXR0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP3_AXR0_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP3_AXR0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP3_AXR0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP3_AXR0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP3_AXR0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP3_AXR0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP3_AXR0_MUXMODE | RW | 0xF | |
0x0: mcasp3_axr0 | ||||
0x2: mcasp2_axr14 | ||||
0x3: uart7_ctsn | ||||
0x4: uart5_rxd | ||||
0x7: vin6a_d1 | ||||
0xF: Driver off |
Address Offset | 0x0000 1730 | ||
Physical Address | 0x4A00 3730 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP3_AXR1_WAKEUPEVENT | MCASP3_AXR1_WAKEUPENABLE | RESERVED | MCASP3_AXR1_SLEWCONTROL | MCASP3_AXR1_INPUTENABLE | MCASP3_AXR1_PULLTYPESELECT | MCASP3_AXR1_PULLUDENABLE | RESERVED | MCASP3_AXR1_MODESELECT | MCASP3_AXR1_DELAYMODE | MCASP3_AXR1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP3_AXR1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP3_AXR1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP3_AXR1_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP3_AXR1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP3_AXR1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP3_AXR1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP3_AXR1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP3_AXR1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP3_AXR1_MUXMODE | RW | 0xF | |
0x0: mcasp3_axr1 | ||||
0x2: mcasp2_axr15 | ||||
0x3: uart7_rtsn | ||||
0x4: uart5_txd | ||||
0x7: vin6a_d0 | ||||
0x9: vin5a_fld0 | ||||
0xF: Driver off |
Address Offset | 0x0000 1734 | ||
Physical Address | 0x4A00 3734 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP4_ACLKX_WAKEUPEVENT | MCASP4_ACLKX_WAKEUPENABLE | RESERVED | MCASP4_ACLKX_SLEWCONTROL | MCASP4_ACLKX_INPUTENABLE | MCASP4_ACLKX_PULLTYPESELECT | MCASP4_ACLKX_PULLUDENABLE | RESERVED | MCASP4_ACLKX_MODESELECT | MCASP4_ACLKX_DELAYMODE | MCASP4_ACLKX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP4_ACLKX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP4_ACLKX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP4_ACLKX_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP4_ACLKX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP4_ACLKX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP4_ACLKX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP4_ACLKX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP4_ACLKX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP4_ACLKX_MUXMODE | RW | 0xF | |
0x0: mcasp4_aclkx | ||||
0x1: mcasp4_aclkr | ||||
0x2: spi3_sclk | ||||
0x3: uart8_rxd | ||||
0x4: i2c4_sda | ||||
0x6: vout2_d16 | ||||
0x8: vin4a_d16 | ||||
0x9: vin5a_d15 | ||||
0xF: Driver off |
Address Offset | 0x0000 1738 | ||
Physical Address | 0x4A00 3738 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP4_FSX_WAKEUPEVENT | MCASP4_FSX_WAKEUPENABLE | RESERVED | MCASP4_FSX_SLEWCONTROL | MCASP4_FSX_INPUTENABLE | MCASP4_FSX_PULLTYPESELECT | MCASP4_FSX_PULLUDENABLE | RESERVED | MCASP4_FSX_MODESELECT | MCASP4_FSX_DELAYMODE | MCASP4_FSX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP4_FSX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP4_FSX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP4_FSX_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP4_FSX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP4_FSX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP4_FSX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP4_FSX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP4_FSX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP4_FSX_MUXMODE | RW | 0xF | |
0x0: mcasp4_fsx | ||||
0x1: mcasp4_fsr | ||||
0x2: spi3_d1 | ||||
0x3: uart8_txd | ||||
0x4: i2c4_scl | ||||
0x6: vout2_d17 | ||||
0x8: vin4a_d17 | ||||
0x9: vin5a_d14 | ||||
0xF: Driver off |
Address Offset | 0x0000 173C | ||
Physical Address | 0x4A00 373C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP4_AXR0_WAKEUPEVENT | MCASP4_AXR0_WAKEUPENABLE | RESERVED | MCASP4_AXR0_SLEWCONTROL | MCASP4_AXR0_INPUTENABLE | MCASP4_AXR0_PULLTYPESELECT | MCASP4_AXR0_PULLUDENABLE | RESERVED | MCASP4_AXR0_MODESELECT | MCASP4_AXR0_DELAYMODE | MCASP4_AXR0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP4_AXR0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP4_AXR0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP4_AXR0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP4_AXR0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP4_AXR0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP4_AXR0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP4_AXR0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP4_AXR0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP4_AXR0_MUXMODE | RW | 0xF | |
0x0: mcasp4_axr0 | ||||
0x2: spi3_d0 | ||||
0x3: uart8_ctsn | ||||
0x4: uart4_rxd | ||||
0x6: vout2_d18 | ||||
0x8: vin4a_d18 | ||||
0x9: vin5a_d13 | ||||
0xF: Driver off |
Address Offset | 0x0000 1740 | ||
Physical Address | 0x4A00 3740 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP4_AXR1_WAKEUPEVENT | MCASP4_AXR1_WAKEUPENABLE | RESERVED | MCASP4_AXR1_SLEWCONTROL | MCASP4_AXR1_INPUTENABLE | MCASP4_AXR1_PULLTYPESELECT | MCASP4_AXR1_PULLUDENABLE | RESERVED | MCASP4_AXR1_MODESELECT | MCASP4_AXR1_DELAYMODE | MCASP4_AXR1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP4_AXR1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP4_AXR1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP4_AXR1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP4_AXR1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP4_AXR1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP4_AXR1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP4_AXR1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP4_AXR1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP4_AXR1_MUXMODE | RW | 0xF | |
0x0: mcasp4_axr1 | ||||
0x2: spi3_cs0 | ||||
0x3: uart8_rtsn | ||||
0x4: uart4_txd | ||||
0x6: vout2_d19 | ||||
0x8: vin4a_d19 | ||||
0x9: vin5a_d12 | ||||
0xF: Driver off |
Address Offset | 0x0000 1744 | ||
Physical Address | 0x4A00 3744 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP5_ACLKX_WAKEUPEVENT | MCASP5_ACLKX_WAKEUPENABLE | RESERVED | MCASP5_ACLKX_SLEWCONTROL | MCASP5_ACLKX_INPUTENABLE | MCASP5_ACLKX_PULLTYPESELECT | MCASP5_ACLKX_PULLUDENABLE | RESERVED | MCASP5_ACLKX_MODESELECT | MCASP5_ACLKX_DELAYMODE | MCASP5_ACLKX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP5_ACLKX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP5_ACLKX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP5_ACLKX_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP5_ACLKX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP5_ACLKX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP5_ACLKX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP5_ACLKX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP5_ACLKX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP5_ACLKX_MUXMODE | RW | 0xF | |
0x0: mcasp5_aclkx | ||||
0x1: mcasp5_aclkr | ||||
0x2: spi4_sclk | ||||
0x3: uart9_rxd | ||||
0x4: i2c5_sda | ||||
0x5: mlb_clk | ||||
0x6: vout2_d20 | ||||
0x8: vin4a_d20 | ||||
0x9: vin5a_d11 | ||||
0xF: Driver off |
Address Offset | 0x0000 1748 | ||
Physical Address | 0x4A00 3748 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP5_FSX_WAKEUPEVENT | MCASP5_FSX_WAKEUPENABLE | RESERVED | MCASP5_FSX_SLEWCONTROL | MCASP5_FSX_INPUTENABLE | MCASP5_FSX_PULLTYPESELECT | MCASP5_FSX_PULLUDENABLE | RESERVED | MCASP5_FSX_MODESELECT | MCASP5_FSX_DELAYMODE | MCASP5_FSX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP5_FSX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP5_FSX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP5_FSX_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP5_FSX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP5_FSX_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP5_FSX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP5_FSX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP5_FSX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP5_FSX_MUXMODE | RW | 0xF | |
0x0: mcasp5_fsx | ||||
0x1: mcasp5_fsr | ||||
0x2: spi4_d1 | ||||
0x3: uart9_txd | ||||
0x4: i2c5_scl | ||||
0x6: vout2_d21 | ||||
0x8: vin4a_d21 | ||||
0x9: vin5a_d10 | ||||
0xF: Driver off |
Address Offset | 0x0000 174C | ||
Physical Address | 0x4A00 374C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP5_AXR0_WAKEUPEVENT | MCASP5_AXR0_WAKEUPENABLE | RESERVED | MCASP5_AXR0_SLEWCONTROL | MCASP5_AXR0_INPUTENABLE | MCASP5_AXR0_PULLTYPESELECT | MCASP5_AXR0_PULLUDENABLE | RESERVED | MCASP5_AXR0_MODESELECT | MCASP5_AXR0_DELAYMODE | MCASP5_AXR0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP5_AXR0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP5_AXR0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP5_AXR0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP5_AXR0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP5_AXR0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP5_AXR0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP5_AXR0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP5_AXR0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP5_AXR0_MUXMODE | RW | 0xF | |
0x0: mcasp5_axr0 | ||||
0x2: spi4_d0 | ||||
0x3: uart9_ctsn | ||||
0x4: uart3_rxd | ||||
0x5: mlb_sig | ||||
0x6: vout2_d22 | ||||
0x8: vin4a_d22 | ||||
0x9: vin5a_d9 | ||||
0xF: Driver off |
Address Offset | 0x0000 1750 | ||
Physical Address | 0x4A00 3750 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MCASP5_AXR1_WAKEUPEVENT | MCASP5_AXR1_WAKEUPENABLE | RESERVED | MCASP5_AXR1_SLEWCONTROL | MCASP5_AXR1_INPUTENABLE | MCASP5_AXR1_PULLTYPESELECT | MCASP5_AXR1_PULLUDENABLE | RESERVED | MCASP5_AXR1_MODESELECT | MCASP5_AXR1_DELAYMODE | MCASP5_AXR1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MCASP5_AXR1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MCASP5_AXR1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MCASP5_AXR1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MCASP5_AXR1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MCASP5_AXR1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MCASP5_AXR1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MCASP5_AXR1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MCASP5_AXR1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MCASP5_AXR1_MUXMODE | RW | 0xF | |
0x0: mcasp5_axr1 | ||||
0x2: spi4_cs0 | ||||
0x3: uart9_rtsn | ||||
0x4: uart3_txd | ||||
0x5: mlb_dat | ||||
0x6: vout2_d23 | ||||
0x8: vin4a_d23 | ||||
0x9: vin5a_d8 | ||||
0xF: Driver off |
Address Offset | 0x0000 1754 | ||
Physical Address | 0x4A00 3754 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC1_CLK_WAKEUPEVENT | MMC1_CLK_WAKEUPENABLE | RESERVED | MMC1_CLK_ACTIVE | MMC1_CLK_PULLTYPESELECT | MMC1_CLK_PULLUDENABLE | RESERVED | MMC1_CLK_MODESELECT | MMC1_CLK_DELAYMODE | MMC1_CLK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x0 |
25 | MMC1_CLK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC1_CLK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | Reserved | R | 0x0 |
18 | MMC1_CLK_ACTIVE | Controls enabling/disabling of the input buffer. 0x0: Input buffer is disabled 0x1: Input buffer is enabled | RW | 0x1 |
17 | MMC1_CLK_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC1_CLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | Reserved | R | 0x0 |
8 | MMC1_CLK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC1_CLK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC1_CLK_MUXMODE | RW | 0xF | |
0x0: mmc1_clk | ||||
0xE: gpio6_21 | ||||
0xF: Driver off |
Address Offset | 0x0000 1758 | ||
Physical Address | 0x4A00 3758 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC1_CMD_WAKEUPEVENT | MMC1_CMD_WAKEUPENABLE | RESERVED | MMC1_CMD_ACTIVE | MMC1_CMD_PULLTYPESELECT | MMC1_CMD_PULLUDENABLE | RESERVED | MMC1_CMD_MODESELECT | MMC1_CMD_DELAYMODE | MMC1_CMD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x0 |
25 | MMC1_CMD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC1_CMD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | Reserved | R | 0x0 |
18 | MMC1_CMD_ACTIVE | Controls enabling/disabling of the input buffer. 0x0: Input buffer is disabled 0x1: Input buffer is enabled | RW | 0x1 |
17 | MMC1_CMD_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC1_CMD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | Reserved | R | 0x0 |
8 | MMC1_CMD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC1_CMD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC1_CMD_MUXMODE | RW | 0xF | |
0x0: mmc1_cmd | ||||
0xE: gpio6_22 | ||||
0xF: Driver off |
Address Offset | 0x0000 175C | ||
Physical Address | 0x4A00 375C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC1_DAT0_WAKEUPEVENT | MMC1_DAT0_WAKEUPENABLE | RESERVED | MMC1_DAT0_ACTIVE | MMC1_DAT0_PULLTYPESELECT | MMC1_DAT0_PULLUDENABLE | RESERVED | MMC1_DAT0_MODESELECT | MMC1_DAT0_DELAYMODE | MMC1_DAT0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x0 |
25 | MMC1_DAT0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC1_DAT0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | Reserved | R | 0x0 |
18 | MMC1_DAT0_ACTIVE | Controls enabling/disabling of the input buffer. 0x0: Input buffer is disabled 0x1: Input buffer is enabled | RW | 0x1 |
17 | MMC1_DAT0_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC1_DAT0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | Reserved | R | 0x0 |
8 | MMC1_DAT0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC1_DAT0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC1_DAT0_MUXMODE | RW | 0xF | |
0x0: mmc1_dat0 | ||||
0xE: gpio6_23 | ||||
0xF: Driver off |
Address Offset | 0x0000 1760 | ||
Physical Address | 0x4A00 3760 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC1_DAT1_WAKEUPEVENT | MMC1_DAT1_WAKEUPENABLE | RESERVED | MMC1_DAT1_ACTIVE | MMC1_DAT1_PULLTYPESELECT | MMC1_DAT1_PULLUDENABLE | RESERVED | MMC1_DAT1_MODESELECT | MMC1_DAT1_DELAYMODE | MMC1_DAT1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x0 |
25 | MMC1_DAT1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC1_DAT1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | Reserved | R | 0x0 |
18 | MMC1_DAT1_ACTIVE | Controls enabling/disabling of the input buffer. 0x0: Input buffer is disabled 0x1: Input buffer is enabled | RW | 0x1 |
17 | MMC1_DAT1_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC1_DAT1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | Reserved | R | 0x0 |
8 | MMC1_DAT1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC1_DAT1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC1_DAT1_MUXMODE | RW | 0xF | |
0x0: mmc1_dat1 | ||||
0xE: gpio6_24 | ||||
0xF: Driver off |
Address Offset | 0x0000 1764 | ||
Physical Address | 0x4A00 3764 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC1_DAT2_WAKEUPEVENT | MMC1_DAT2_WAKEUPENABLE | RESERVED | MMC1_DAT2_ACTIVE | MMC1_DAT2_PULLTYPESELECT | MMC1_DAT2_PULLUDENABLE | RESERVED | MMC1_DAT2_MODESELECT | MMC1_DAT2_DELAYMODE | MMC1_DAT2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC1_DAT2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC1_DAT2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | R | 0x0 | |
18 | MMC1_DAT2_ACTIVE | Controls enabling/disabling of the input buffer. 0x0: Input buffer is disabled 0x1: Input buffer is enabled | RW | 0x1 |
17 | MMC1_DAT2_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC1_DAT2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC1_DAT2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC1_DAT2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC1_DAT2_MUXMODE | RW | 0xF | |
0x0: mmc1_dat2 | ||||
0xE: gpio6_25 | ||||
0xF: Driver off |
Address Offset | 0x0000 1768 | ||
Physical Address | 0x4A00 3768 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC1_DAT3_WAKEUPEVENT | MMC1_DAT3_WAKEUPENABLE | RESERVED | MMC1_DAT3_ACTIVE | MMC1_DAT3_PULLTYPESELECT | MMC1_DAT3_PULLUDENABLE | RESERVED | MMC1_DAT3_MODESELECT | MMC1_DAT3_DELAYMODE | MMC1_DAT3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC1_DAT3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC1_DAT3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | R | 0x0 | |
18 | MMC1_DAT3_ACTIVE | Controls enabling/disabling of the input buffer. 0x0: Input buffer is disabled 0x1: Input buffer is enabled | RW | 0x1 |
17 | MMC1_DAT3_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC1_DAT3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC1_DAT3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC1_DAT3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC1_DAT3_MUXMODE | RW | 0xF | |
0x0: mmc1_dat3 | ||||
0xE: gpio6_26 | ||||
0xF: Driver off |
Address Offset | 0x0000 176C | ||
Physical Address | 0x4A00 376C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC1_SDCD_WAKEUPEVENT | MMC1_SDCD_WAKEUPENABLE | RESERVED | MMC1_SDCD_SLEWCONTROL | MMC1_SDCD_INPUTENABLE | MMC1_SDCD_PULLTYPESELECT | MMC1_SDCD_PULLUDENABLE | RESERVED | MMC1_SDCD_MODESELECT | MMC1_SDCD_DELAYMODE | MMC1_SDCD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC1_SDCD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC1_SDCD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC1_SDCD_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC1_SDCD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC1_SDCD_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC1_SDCD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC1_SDCD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC1_SDCD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC1_SDCD_MUXMODE | RW | 0xF | |
0x0: mmc1_sdcd | ||||
0x3: uart6_rxd | ||||
0x4: i2c4_sda | ||||
0xE: gpio6_27 | ||||
0xF: Driver off |
Address Offset | 0x0000 1770 | ||
Physical Address | 0x4A00 3770 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC1_SDWP_WAKEUPEVENT | MMC1_SDWP_WAKEUPENABLE | RESERVED | MMC1_SDWP_SLEWCONTROL | MMC1_SDWP_INPUTENABLE | MMC1_SDWP_PULLTYPESELECT | MMC1_SDWP_PULLUDENABLE | RESERVED | MMC1_SDWP_MODESELECT | MMC1_SDWP_DELAYMODE | MMC1_SDWP_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC1_SDWP_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC1_SDWP_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC1_SDWP_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC1_SDWP_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC1_SDWP_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC1_SDWP_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC1_SDWP_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC1_SDWP_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC1_SDWP_MUXMODE | RW | 0xF | |
0x0: mmc1_sdwp | ||||
0x3: uart6_txd | ||||
0x4: i2c4_scl | ||||
0xE: gpio6_28 | ||||
0xF: Driver off |
Address Offset | 0x0000 1774 | ||
Physical Address | 0x4A00 3774 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO6_10_WAKEUPEVENT | GPIO6_10_WAKEUPENABLE | RESERVED | GPIO6_10_SLEWCONTROL | GPIO6_10_INPUTENABLE | GPIO6_10_PULLTYPESELECT | GPIO6_10_PULLUDENABLE | RESERVED | GPIO6_10_MODESELECT | GPIO6_10_DELAYMODE | GPIO6_10_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPIO6_10_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPIO6_10_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPIO6_10_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPIO6_10_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPIO6_10_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPIO6_10_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPIO6_10_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPIO6_10_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPIO6_10_MUXMODE | RW | 0xF | |
0x0: gpio6_10 | ||||
0x1: mdio_mclk | ||||
0x2: i2c3_sda | ||||
0x3: usb3_ulpi_d7 | ||||
0x4: vin2b_hsync1 | ||||
0x9: vin5a_clk0 | ||||
0xA: ehrpwm2A | ||||
0xE: gpio6_10 | ||||
0xF: Driver off |
Address Offset | 0x0000 1778 | ||
Physical Address | 0x4A00 3778 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO6_11_WAKEUPEVENT | GPIO6_11_WAKEUPENABLE | RESERVED | GPIO6_11_SLEWCONTROL | GPIO6_11_INPUTENABLE | GPIO6_11_PULLTYPESELECT | GPIO6_11_PULLUDENABLE | RESERVED | GPIO6_11_MODESELECT | GPIO6_11_DELAYMODE | GPIO6_11_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | GPIO6_11_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | GPIO6_11_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | GPIO6_11_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | GPIO6_11_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | GPIO6_11_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | GPIO6_11_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | GPIO6_11_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | GPIO6_11_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | GPIO6_11_MUXMODE | RW | 0xF | |
0x0: gpio6_11 | ||||
0x1: mdio_d | ||||
0x2: i2c3_scl | ||||
0x3: usb3_ulpi_d6 | ||||
0x4: vin2b_vsync1 | ||||
0x9: vin5a_de0 | ||||
0xA: ehrpwm2B | ||||
0xE: gpio6_11 | ||||
0xF: Driver off |
Address Offset | 0x0000 177C | ||
Physical Address | 0x4A00 377C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_CLK_WAKEUPEVENT | MMC3_CLK_WAKEUPENABLE | RESERVED | MMC3_CLK_SLEWCONTROL | MMC3_CLK_INPUTENABLE | MMC3_CLK_PULLTYPESELECT | MMC3_CLK_PULLUDENABLE | RESERVED | MMC3_CLK_MODESELECT | MMC3_CLK_DELAYMODE | MMC3_CLK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_CLK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_CLK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_CLK_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_CLK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_CLK_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_CLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_CLK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_CLK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_CLK_MUXMODE | RW | 0xF | |
0x0: mmc3_clk | ||||
0x3: usb3_ulpi_d5 | ||||
0x4: vin2b_d7 | ||||
0x9: vin5a_d7 | ||||
0xA: ehrpwm2_tripzone_input | ||||
0xE: gpio6_29 | ||||
0xF: Driver off |
Address Offset | 0x0000 1780 | ||
Physical Address | 0x4A00 3780 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_CMD_WAKEUPEVENT | MMC3_CMD_WAKEUPENABLE | RESERVED | MMC3_CMD_SLEWCONTROL | MMC3_CMD_INPUTENABLE | MMC3_CMD_PULLTYPESELECT | MMC3_CMD_PULLUDENABLE | RESERVED | MMC3_CMD_MODESELECT | MMC3_CMD_DELAYMODE | MMC3_CMD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_CMD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_CMD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_CMD_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_CMD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_CMD_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_CMD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_CMD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_CMD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_CMD_MUXMODE | RW | 0xF | |
0x0: mmc3_cmd | ||||
0x1: spi3_sclk | ||||
0x3: usb3_ulpi_d4 | ||||
0x4: vin2b_d6 | ||||
0x9: vin5a_d6 | ||||
0xA: eCAP2_in_PWM2_out | ||||
0xE: gpio6_30 | ||||
0xF: Driver off |
Address Offset | 0x0000 1784 | ||
Physical Address | 0x4A00 3784 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_DAT0_WAKEUPEVENT | MMC3_DAT0_WAKEUPENABLE | RESERVED | MMC3_DAT0_SLEWCONTROL | MMC3_DAT0_INPUTENABLE | MMC3_DAT0_PULLTYPESELECT | MMC3_DAT0_PULLUDENABLE | RESERVED | MMC3_DAT0_MODESELECT | MMC3_DAT0_DELAYMODE | MMC3_DAT0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_DAT0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_DAT0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_DAT0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_DAT0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_DAT0_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_DAT0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_DAT0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_DAT0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_DAT0_MUXMODE | RW | 0xF | |
0x0: mmc3_dat0 | ||||
0x1: spi3_d1 | ||||
0x2: uart5_rxd | ||||
0x3: usb3_ulpi_d3 | ||||
0x4: vin2b_d5 | ||||
0x9: vin5a_d5 | ||||
0xA: eQEP3A_in | ||||
0xE: gpio6_31 | ||||
0xF: Driver off |
Address Offset | 0x0000 1788 | ||
Physical Address | 0x4A00 3788 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_DAT1_WAKEUPEVENT | MMC3_DAT1_WAKEUPENABLE | RESERVED | MMC3_DAT1_SLEWCONTROL | MMC3_DAT1_INPUTENABLE | MMC3_DAT1_PULLTYPESELECT | MMC3_DAT1_PULLUDENABLE | RESERVED | MMC3_DAT1_MODESELECT | MMC3_DAT1_DELAYMODE | MMC3_DAT1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_DAT1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_DAT1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_DAT1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_DAT1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_DAT1_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_DAT1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_DAT1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_DAT1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_DAT1_MUXMODE | RW | 0xF | |
0x0: mmc3_dat1 | ||||
0x1: spi3_d0 | ||||
0x2: uart5_txd | ||||
0x3: usb3_ulpi_d2 | ||||
0x4: vin2b_d4 | ||||
0x9: vin5a_d4 | ||||
0xA: eQEP3B_in | ||||
0xE: gpio7_0 | ||||
0xF: Driver off |
Address Offset | 0x0000 178C | ||
Physical Address | 0x4A00 378C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_DAT2_WAKEUPEVENT | MMC3_DAT2_WAKEUPENABLE | RESERVED | MMC3_DAT2_SLEWCONTROL | MMC3_DAT2_INPUTENABLE | MMC3_DAT2_PULLTYPESELECT | MMC3_DAT2_PULLUDENABLE | RESERVED | MMC3_DAT2_MODESELECT | MMC3_DAT2_DELAYMODE | MMC3_DAT2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_DAT2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_DAT2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_DAT2_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_DAT2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_DAT2_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_DAT2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_DAT2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_DAT2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_DAT2_MUXMODE | RW | 0xF | |
0x0: mmc3_dat2 | ||||
0x1: spi3_cs0 | ||||
0x2: uart5_ctsn | ||||
0x3: usb3_ulpi_d1 | ||||
0x4: vin2b_d3 | ||||
0x9: vin5a_d3 | ||||
0xA: eQEP3_index | ||||
0xE: gpio7_1 | ||||
0xF: Driver off |
Address Offset | 0x0000 1790 | ||
Physical Address | 0x4A00 3790 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_DAT3_WAKEUPEVENT | MMC3_DAT3_WAKEUPENABLE | RESERVED | MMC3_DAT3_SLEWCONTROL | MMC3_DAT3_INPUTENABLE | MMC3_DAT3_PULLTYPESELECT | MMC3_DAT3_PULLUDENABLE | RESERVED | MMC3_DAT3_MODESELECT | MMC3_DAT3_DELAYMODE | MMC3_DAT3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_DAT3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_DAT3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_DAT3_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_DAT3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_DAT3_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_DAT3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_DAT3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_DAT3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_DAT3_MUXMODE | RW | 0xF | |
0x0: mmc3_dat3 | ||||
0x1: spi3_cs1 | ||||
0x2: uart5_rtsn | ||||
0x3: usb3_ulpi_d0 | ||||
0x4: vin2b_d2 | ||||
0x9: vin5a_d2 | ||||
0xA: eQEP3_strobe | ||||
0xE: gpio7_2 | ||||
0xF: Driver off |
Address Offset | 0x0000 1794 | ||
Physical Address | 0x4A00 3794 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_DAT4_WAKEUPEVENT | MMC3_DAT4_WAKEUPENABLE | RESERVED | MMC3_DAT4_SLEWCONTROL | MMC3_DAT4_INPUTENABLE | MMC3_DAT4_PULLTYPESELECT | MMC3_DAT4_PULLUDENABLE | RESERVED | MMC3_DAT4_MODESELECT | MMC3_DAT4_DELAYMODE | MMC3_DAT4_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_DAT4_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_DAT4_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_DAT4_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_DAT4_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_DAT4_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_DAT4_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_DAT4_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_DAT4_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_DAT4_MUXMODE | RW | 0xF | |
0x0: mmc3_dat4 | ||||
0x1: spi4_sclk | ||||
0x2: uart10_rxd | ||||
0x3: usb3_ulpi_nxt | ||||
0x4: vin2b_d1 | ||||
0x9: vin5a_d1 | ||||
0xA: ehrpwm3A | ||||
0xE: gpio1_22 | ||||
0xF: Driver off |
Address Offset | 0x0000 1798 | ||
Physical Address | 0x4A00 3798 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_DAT5_WAKEUPEVENT | MMC3_DAT5_WAKEUPENABLE | RESERVED | MMC3_DAT5_SLEWCONTROL | MMC3_DAT5_INPUTENABLE | MMC3_DAT5_PULLTYPESELECT | MMC3_DAT5_PULLUDENABLE | RESERVED | MMC3_DAT5_MODESELECT | MMC3_DAT5_DELAYMODE | MMC3_DAT5_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_DAT5_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_DAT5_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_DAT5_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_DAT5_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_DAT5_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_DAT5_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_DAT5_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_DAT5_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_DAT5_MUXMODE | RW | 0xF | |
0x0: mmc3_dat5 | ||||
0x1: spi4_d1 | ||||
0x2: uart10_txd | ||||
0x3: usb3_ulpi_dir | ||||
0x4: vin2b_d0 | ||||
0x9: vin5a_d0 | ||||
0xA: ehrpwm3B | ||||
0xE: gpio1_23 | ||||
0xF: Driver off |
Address Offset | 0x0000 179C | ||
Physical Address | 0x4A00 379C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_DAT6_WAKEUPEVENT | MMC3_DAT6_WAKEUPENABLE | RESERVED | MMC3_DAT6_SLEWCONTROL | MMC3_DAT6_INPUTENABLE | MMC3_DAT6_PULLTYPESELECT | MMC3_DAT6_PULLUDENABLE | RESERVED | MMC3_DAT6_MODESELECT | MMC3_DAT6_DELAYMODE | MMC3_DAT6_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_DAT6_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_DAT6_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_DAT6_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_DAT6_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_DAT6_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_DAT6_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_DAT6_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_DAT6_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_DAT6_MUXMODE | RW | 0xF | |
0x0: mmc3_dat6 | ||||
0x1: spi4_d0 | ||||
0x2: uart10_ctsn | ||||
0x3: usb3_ulpi_stp | ||||
0x4: vin2b_de1 | ||||
0x9: vin5a_hsync0 | ||||
0xA: ehrpwm3_tripzone_input | ||||
0xE: gpio1_24 | ||||
0xF: Driver off |
Address Offset | 0x0000 17A0 | ||
Physical Address | 0x4A00 37A0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMC3_DAT7_WAKEUPEVENT | MMC3_DAT7_WAKEUPENABLE | RESERVED | MMC3_DAT7_SLEWCONTROL | MMC3_DAT7_INPUTENABLE | MMC3_DAT7_PULLTYPESELECT | MMC3_DAT7_PULLUDENABLE | RESERVED | MMC3_DAT7_MODESELECT | MMC3_DAT7_DELAYMODE | MMC3_DAT7_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | MMC3_DAT7_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | MMC3_DAT7_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | MMC3_DAT7_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | MMC3_DAT7_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | MMC3_DAT7_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | MMC3_DAT7_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | MMC3_DAT7_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | MMC3_DAT7_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | MMC3_DAT7_MUXMODE | RW | 0xF | |
0x0: mmc3_dat7 | ||||
0x1: spi4_cs0 | ||||
0x2: uart10_rtsn | ||||
0x3: usb3_ulpi_clk | ||||
0x4: vin2b_clk1 | ||||
0x9: vin5a_vsync0 | ||||
0xA: eCAP3_in_PWM3_out | ||||
0xE: gpio1_25 | ||||
0xF: Driver off |
Address Offset | 0x0000 17A4 | ||
Physical Address | 0x4A00 37A4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI1_SCLK_WAKEUPEVENT | SPI1_SCLK_WAKEUPENABLE | RESERVED | SPI1_SCLK_SLEWCONTROL | SPI1_SCLK_INPUTENABLE | SPI1_SCLK_PULLTYPESELECT | SPI1_SCLK_PULLUDENABLE | RESERVED | SPI1_SCLK_MODESELECT | SPI1_SCLK_DELAYMODE | SPI1_SCLK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI1_SCLK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI1_SCLK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI1_SCLK_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI1_SCLK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI1_SCLK_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI1_SCLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI1_SCLK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI1_SCLK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI1_SCLK_MUXMODE | RW | 0xF | |
0x0: spi1_sclk | ||||
0xE: gpio7_7 | ||||
0xF: Driver off |
Address Offset | 0x0000 17A8 | ||
Physical Address | 0x4A00 37A8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI1_D1_WAKEUPEVENT | SPI1_D1_WAKEUPENABLE | RESERVED | SPI1_D1_SLEWCONTROL | SPI1_D1_INPUTENABLE | SPI1_D1_PULLTYPESELECT | SPI1_D1_PULLUDENABLE | RESERVED | SPI1_D1_MODESELECT | SPI1_D1_DELAYMODE | SPI1_D1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI1_D1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI1_D1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI1_D1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI1_D1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI1_D1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI1_D1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI1_D1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI1_D1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI1_D1_MUXMODE | RW | 0xF | |
0x0: spi1_d1 | ||||
0xE: gpio7_8 | ||||
0xF: Driver off |
Address Offset | 0x0000 17AC | ||
Physical Address | 0x4A00 37AC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI1_D0_WAKEUPEVENT | SPI1_D0_WAKEUPENABLE | RESERVED | SPI1_D0_SLEWCONTROL | SPI1_D0_INPUTENABLE | SPI1_D0_PULLTYPESELECT | SPI1_D0_PULLUDENABLE | RESERVED | SPI1_D0_MODESELECT | SPI1_D0_DELAYMODE | SPI1_D0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI1_D0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI1_D0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI1_D0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI1_D0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI1_D0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI1_D0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI1_D0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI1_D0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI1_D0_MUXMODE | RW | 0xF | |
0x0: spi1_d0 | ||||
0xE: gpio7_9 | ||||
0xF: Driver off |
Address Offset | 0x0000 17B0 | ||
Physical Address | 0x4A00 37B0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI1_CS0_WAKEUPEVENT | SPI1_CS0_WAKEUPENABLE | RESERVED | SPI1_CS0_SLEWCONTROL | SPI1_CS0_INPUTENABLE | SPI1_CS0_PULLTYPESELECT | SPI1_CS0_PULLUDENABLE | RESERVED | SPI1_CS0_MODESELECT | SPI1_CS0_DELAYMODE | SPI1_CS0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI1_CS0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI1_CS0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI1_CS0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI1_CS0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI1_CS0_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI1_CS0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI1_CS0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI1_CS0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI1_CS0_MUXMODE | RW | 0xF | |
0x0: spi1_cs0 | ||||
0xE: gpio7_10 | ||||
0xF: Driver off |
Address Offset | 0x0000 17B4 | ||
Physical Address | 0x4A00 37B4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI1_CS1_WAKEUPEVENT | SPI1_CS1_WAKEUPENABLE | RESERVED | SPI1_CS1_SLEWCONTROL | SPI1_CS1_INPUTENABLE | SPI1_CS1_PULLTYPESELECT | SPI1_CS1_PULLUDENABLE | RESERVED | SPI1_CS1_MODESELECT | SPI1_CS1_DELAYMODE | SPI1_CS1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI1_CS1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI1_CS1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI1_CS1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI1_CS1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI1_CS1_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI1_CS1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI1_CS1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI1_CS1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI1_CS1_MUXMODE | RW | 0xF | |
0x0: spi1_cs1 | ||||
0x2: sata1_led | ||||
0x3: spi2_cs1 | ||||
0xE: gpio7_11 | ||||
0xF: Driver off |
Address Offset | 0x0000 17B8 | ||
Physical Address | 0x4A00 37B8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI1_CS2_WAKEUPEVENT | SPI1_CS2_WAKEUPENABLE | RESERVED | SPI1_CS2_SLEWCONTROL | SPI1_CS2_INPUTENABLE | SPI1_CS2_PULLTYPESELECT | SPI1_CS2_PULLUDENABLE | RESERVED | SPI1_CS2_MODESELECT | SPI1_CS2_DELAYMODE | SPI1_CS2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI1_CS2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI1_CS2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI1_CS2_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI1_CS2_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI1_CS2_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI1_CS2_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI1_CS2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI1_CS2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI1_CS2_MUXMODE | RW | 0xF | |
0x0: spi1_cs2 | ||||
0x1: uart4_rxd | ||||
0x2: mmc3_sdcd | ||||
0x3: spi2_cs2 | ||||
0x4: dcan2_tx | ||||
0x5: mdio_mclk | ||||
0x6: hdmi1_hpd | ||||
0xE: gpio7_12 | ||||
0xF: Driver off |
Address Offset | 0x0000 17BC | ||
Physical Address | 0x4A00 37BC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI1_CS3_WAKEUPEVENT | SPI1_CS3_WAKEUPENABLE | RESERVED | SPI1_CS3_SLEWCONTROL | SPI1_CS3_INPUTENABLE | SPI1_CS3_PULLTYPESELECT | SPI1_CS3_PULLUDENABLE | RESERVED | SPI1_CS3_MODESELECT | SPI1_CS3_DELAYMODE | SPI1_CS3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI1_CS3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI1_CS3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI1_CS3_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI1_CS3_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI1_CS3_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI1_CS3_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI1_CS3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI1_CS3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI1_CS3_MUXMODE | RW | 0xF | |
0x0: spi1_cs3 | ||||
0x1: uart4_txd | ||||
0x2: mmc3_sdwp | ||||
0x3: spi2_cs3 | ||||
0x4: dcan2_rx | ||||
0x5: mdio_d | ||||
0x6: hdmi1_cec | ||||
0xE: gpio7_13 | ||||
0xF: Driver off |
Address Offset | 0x0000 17C0 | ||
Physical Address | 0x4A00 37C0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI2_SCLK_WAKEUPEVENT | SPI2_SCLK_WAKEUPENABLE | RESERVED | SPI2_SCLK_SLEWCONTROL | SPI2_SCLK_INPUTENABLE | SPI2_SCLK_PULLTYPESELECT | SPI2_SCLK_PULLUDENABLE | RESERVED | SPI2_SCLK_MODESELECT | SPI2_SCLK_DELAYMODE | SPI2_SCLK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI2_SCLK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI2_SCLK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI2_SCLK_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI2_SCLK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI2_SCLK_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI2_SCLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI2_SCLK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI2_SCLK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI2_SCLK_MUXMODE | RW | 0xF | |
0x0: spi2_sclk | ||||
0x1: uart3_rxd | ||||
0xE: gpio7_14 | ||||
0xF: Driver off |
Address Offset | 0x0000 17C4 | ||
Physical Address | 0x4A00 37C4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI2_D1_WAKEUPEVENT | SPI2_D1_WAKEUPENABLE | RESERVED | SPI2_D1_SLEWCONTROL | SPI2_D1_INPUTENABLE | SPI2_D1_PULLTYPESELECT | SPI2_D1_PULLUDENABLE | RESERVED | SPI2_D1_MODESELECT | SPI2_D1_DELAYMODE | SPI2_D1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI2_D1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI2_D1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI2_D1_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI2_D1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI2_D1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI2_D1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI2_D1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI2_D1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI2_D1_MUXMODE | RW | 0xF | |
0x0: spi2_d1 | ||||
0x1: uart3_txd | ||||
0xE: gpio7_15 | ||||
0xF: Driver off |
Address Offset | 0x0000 17C8 | ||
Physical Address | 0x4A00 37C8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI2_D0_WAKEUPEVENT | SPI2_D0_WAKEUPENABLE | RESERVED | SPI2_D0_SLEWCONTROL | SPI2_D0_INPUTENABLE | SPI2_D0_PULLTYPESELECT | SPI2_D0_PULLUDENABLE | RESERVED | SPI2_D0_MODESELECT | SPI2_D0_DELAYMODE | SPI2_D0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI2_D0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI2_D0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI2_D0_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI2_D0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI2_D0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI2_D0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI2_D0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI2_D0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI2_D0_MUXMODE | RW | 0xF | |
0x0: spi2_d0 | ||||
0x1: uart3_ctsn | ||||
0x2: uart5_rxd | ||||
0xE: gpio7_16 | ||||
0xF: Driver off |
Address Offset | 0x0000 17CC | ||
Physical Address | 0x4A00 37CC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI2_CS0_WAKEUPEVENT | SPI2_CS0_WAKEUPENABLE | RESERVED | SPI2_CS0_SLEWCONTROL | SPI2_CS0_INPUTENABLE | SPI2_CS0_PULLTYPESELECT | SPI2_CS0_PULLUDENABLE | RESERVED | SPI2_CS0_MODESELECT | SPI2_CS0_DELAYMODE | SPI2_CS0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | SPI2_CS0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | SPI2_CS0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | SPI2_CS0_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | SPI2_CS0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | SPI2_CS0_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | SPI2_CS0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | SPI2_CS0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | SPI2_CS0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | SPI2_CS0_MUXMODE | RW | 0xF | |
0x0: spi2_cs0 | ||||
0x1: uart3_rtsn | ||||
0x2: uart5_txd | ||||
0xE: gpio7_17 | ||||
0xF: Driver off |
Address Offset | 0x0000 17D0 | ||
Physical Address | 0x4A00 37D0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DCAN1_TX_WAKEUPEVENT | DCAN1_TX_WAKEUPENABLE | RESERVED | DCAN1_TX_SLEWCONTROL | DCAN1_TX_INPUTENABLE | DCAN1_TX_PULLTYPESELECT | DCAN1_TX_PULLUDENABLE | RESERVED | DCAN1_TX_MODESELECT | DCAN1_TX_DELAYMODE | DCAN1_TX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | DCAN1_TX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | DCAN1_TX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | DCAN1_TX_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | DCAN1_TX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | DCAN1_TX_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | DCAN1_TX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | DCAN1_TX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | DCAN1_TX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | DCAN1_TX_MUXMODE | RW | 0xF | |
0x0: dcan1_tx | ||||
0x2: uart8_rxd | ||||
0x3: mmc2_sdcd | ||||
0x6: hdmi1_hpd | ||||
0xE: gpio1_14 | ||||
0xF: Driver off |
Address Offset | 0x0000 17D4 | ||
Physical Address | 0x4A00 37D4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DCAN1_RX_WAKEUPEVENT | DCAN1_RX_WAKEUPENABLE | RESERVED | DCAN1_RX_SLEWCONTROL | DCAN1_RX_INPUTENABLE | DCAN1_RX_PULLTYPESELECT | DCAN1_RX_PULLUDENABLE | RESERVED | DCAN1_RX_MODESELECT | DCAN1_RX_DELAYMODE | DCAN1_RX_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | DCAN1_RX_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | DCAN1_RX_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | DCAN1_RX_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | DCAN1_RX_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | DCAN1_RX_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | DCAN1_RX_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | DCAN1_RX_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | DCAN1_RX_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | DCAN1_RX_MUXMODE | RW | 0xF | |
0x0: dcan1_rx | ||||
0x2: uart8_txd | ||||
0x3: mmc2_sdwp | ||||
0x4: sata1_led | ||||
0x6: hdmi1_cec | ||||
0xE: gpio1_15 | ||||
0xF: Driver off |
Address Offset | 0x0000 17E0 | ||
Physical Address | 0x4A00 37E0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART1_RXD_WAKEUPEVENT | UART1_RXD_WAKEUPENABLE | RESERVED | UART1_RXD_SLEWCONTROL | UART1_RXD_INPUTENABLE | UART1_RXD_PULLTYPESELECT | UART1_RXD_PULLUDENABLE | RESERVED | UART1_RXD_MODESELECT | UART1_RXD_DELAYMODE | UART1_RXD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART1_RXD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART1_RXD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART1_RXD_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART1_RXD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART1_RXD_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART1_RXD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART1_RXD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART1_RXD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART1_RXD_MUXMODE | RW | 0xF | |
0x0: uart1_rxd | ||||
0x3: mmc4_sdcd | ||||
0xE: gpio7_22 | ||||
0xF: Driver off |
Address Offset | 0x0000 17E4 | ||
Physical Address | 0x4A00 37E4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART1_TXD_WAKEUPEVENT | UART1_TXD_WAKEUPENABLE | RESERVED | UART1_TXD_SLEWCONTROL | UART1_TXD_INPUTENABLE | UART1_TXD_PULLTYPESELECT | UART1_TXD_PULLUDENABLE | RESERVED | UART1_TXD_MODESELECT | UART1_TXD_DELAYMODE | UART1_TXD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART1_TXD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART1_TXD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART1_TXD_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART1_TXD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART1_TXD_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART1_TXD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART1_TXD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART1_TXD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART1_TXD_MUXMODE | RW | 0xF | |
0x0: uart1_txd | ||||
0x3: mmc4_sdwp | ||||
0xE: gpio7_23 | ||||
0xF: Driver off |
Address Offset | 0x0000 17E8 | ||
Physical Address | 0x4A00 37E8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART1_CTSN_WAKEUPEVENT | UART1_CTSN_WAKEUPENABLE | RESERVED | UART1_CTSN_SLEWCONTROL | UART1_CTSN_INPUTENABLE | UART1_CTSN_PULLTYPESELECT | UART1_CTSN_PULLUDENABLE | RESERVED | UART1_CTSN_MODESELECT | UART1_CTSN_DELAYMODE | UART1_CTSN_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART1_CTSN_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART1_CTSN_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART1_CTSN_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART1_CTSN_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART1_CTSN_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART1_CTSN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART1_CTSN_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART1_CTSN_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART1_CTSN_MUXMODE | RW | 0xF | |
0x0: uart1_ctsn | ||||
0x2: uart9_rxd | ||||
0x3: mmc4_clk | ||||
0xE: gpio7_24 | ||||
0xF: Driver off |
Address Offset | 0x0000 17EC | ||
Physical Address | 0x4A00 37EC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART1_RTSN_WAKEUPEVENT | UART1_RTSN_WAKEUPENABLE | RESERVED | UART1_RTSN_SLEWCONTROL | UART1_RTSN_INPUTENABLE | UART1_RTSN_PULLTYPESELECT | UART1_RTSN_PULLUDENABLE | RESERVED | UART1_RTSN_MODESELECT | UART1_RTSN_DELAYMODE | UART1_RTSN_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART1_RTSN_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART1_RTSN_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART1_RTSN_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART1_RTSN_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART1_RTSN_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART1_RTSN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART1_RTSN_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART1_RTSN_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART1_RTSN_MUXMODE | RW | 0xF | |
0x0: uart1_rtsn | ||||
0x2: uart9_txd | ||||
0x3: mmc4_cmd | ||||
0xE: gpio7_25 | ||||
0xF: Driver off |
Address Offset | 0x0000 17F0 | ||
Physical Address | 0x4A00 37F0 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART2_RXD_WAKEUPEVENT | UART2_RXD_WAKEUPENABLE | RESERVED | UART2_RXD_SLEWCONTROL | UART2_RXD_INPUTENABLE | UART2_RXD_PULLTYPESELECT | UART2_RXD_PULLUDENABLE | RESERVED | UART2_RXD_MODESELECT | UART2_RXD_DELAYMODE | UART2_RXD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART2_RXD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART2_RXD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART2_RXD_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART2_RXD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART2_RXD_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART2_RXD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART2_RXD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART2_RXD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART2_RXD_MUXMODE | RW | 0xF | |
0x0: Reserved | ||||
0x1: uart3_ctsn | ||||
0x2: uart3_rctx | ||||
0x3: mmc4_dat0 | ||||
0x4: uart2_rxd | ||||
0x5: uart1_dcdn | ||||
0xE: gpio7_26 | ||||
0xF: Driver off |
Address Offset | 0x0000 17F4 | ||
Physical Address | 0x4A00 37F4 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART2_TXD_WAKEUPEVENT | UART2_TXD_WAKEUPENABLE | RESERVED | UART2_TXD_SLEWCONTROL | UART2_TXD_INPUTENABLE | UART2_TXD_PULLTYPESELECT | UART2_TXD_PULLUDENABLE | RESERVED | UART2_TXD_MODESELECT | UART2_TXD_DELAYMODE | UART2_TXD_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART2_TXD_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART2_TXD_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART2_TXD_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART2_TXD_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART2_TXD_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART2_TXD_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART2_TXD_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART2_TXD_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART2_TXD_MUXMODE | RW | 0xF | |
0x0: uart2_txd | ||||
0x1: uart3_rtsn | ||||
0x2: uart3_sd | ||||
0x3: mmc4_dat1 | ||||
0x4: uart2_txd | ||||
0x5: uart1_dsrn | ||||
0xE: gpio7_27 | ||||
0xF: Driver off |
Address Offset | 0x0000 17F8 | ||
Physical Address | 0x4A00 37F8 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART2_CTSN_WAKEUPEVENT | UART2_CTSN_WAKEUPENABLE | RESERVED | UART2_CTSN_SLEWCONTROL | UART2_CTSN_INPUTENABLE | UART2_CTSN_PULLTYPESELECT | UART2_CTSN_PULLUDENABLE | RESERVED | UART2_CTSN_MODESELECT | UART2_CTSN_DELAYMODE | UART2_CTSN_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART2_CTSN_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART2_CTSN_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART2_CTSN_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART2_CTSN_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART2_CTSN_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART2_CTSN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART2_CTSN_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART2_CTSN_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART2_CTSN_MUXMODE | RW | 0xF | |
0x0: uart2_ctsn | ||||
0x2: uart3_rxd | ||||
0x3: mmc4_dat2 | ||||
0x4: uart10_rxd | ||||
0x5: uart1_dtrn | ||||
0xE: gpio1_16 | ||||
0xF: Driver off |
Address Offset | 0x0000 17FC | ||
Physical Address | 0x4A00 37FC | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | UART2_RTSN_WAKEUPEVENT | UART2_RTSN_WAKEUPENABLE | RESERVED | UART2_RTSN_SLEWCONTROL | UART2_RTSN_INPUTENABLE | UART2_RTSN_PULLTYPESELECT | UART2_RTSN_PULLUDENABLE | RESERVED | UART2_RTSN_MODESELECT | UART2_RTSN_DELAYMODE | UART2_RTSN_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | UART2_RTSN_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | UART2_RTSN_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | UART2_RTSN_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | UART2_RTSN_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | UART2_RTSN_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | UART2_RTSN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | UART2_RTSN_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | UART2_RTSN_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | UART2_RTSN_MUXMODE | RW | 0xF | |
0x0: uart2_rtsn | ||||
0x1: uart3_txd | ||||
0x2: uart3_irtx | ||||
0x3: mmc4_dat3 | ||||
0x4: uart10_txd | ||||
0x5: uart1_rin | ||||
0xE: gpio1_17 | ||||
0xF: Driver off |
Address Offset | 0x0000 1800 | ||
Physical Address | 0x4A00 3800 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | I2C1_SDA_WAKEUPEVENT | I2C1_SDA_WAKEUPENABLE | RESERVED | I2C1_SDA_INPUTENABLE | I2C1_SDA_PULLTYPESELECT | I2C1_SDA_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | I2C1_SDA_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | I2C1_SDA_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | R | 0x0 | |
18 | I2C1_SDA_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | I2C1_SDA_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | I2C1_SDA_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1804 | ||
Physical Address | 0x4A00 3804 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | I2C1_SCL_WAKEUPEVENT | I2C1_SCL_WAKEUPENABLE | RESERVED | I2C1_SCL_INPUTENABLE | I2C1_SCL_PULLTYPESELECT | I2C1_SCL_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | I2C1_SCL_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | I2C1_SCL_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | R | 0x0 | |
18 | I2C1_SCL_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | I2C1_SCL_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | I2C1_SCL_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1808 | ||
Physical Address | 0x4A00 3808 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | I2C2_SDA_WAKEUPEVENT | I2C2_SDA_WAKEUPENABLE | RESERVED | I2C2_SDA_INPUTENABLE | I2C2_SDA_PULLTYPESELECT | I2C2_SDA_PULLUDENABLE | RESERVED | I2C2_SDA_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | I2C2_SDA_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | I2C2_SDA_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | R | 0x0 | |
18 | I2C2_SDA_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | I2C2_SDA_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | I2C2_SDA_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:4 | RESERVED | R | 0x0 | |
3:0 | I2C2_SDA_MUXMODE | RW | 0xF | |
0x0: i2c2_sda | ||||
0x1: hdmi1_ddc_scl | ||||
0xF: Driver off |
Address Offset | 0x0000 180C | ||
Physical Address | 0x4A00 380C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | I2C2_SCL_WAKEUPEVENT | I2C2_SCL_WAKEUPENABLE | RESERVED | I2C2_SCL_INPUTENABLE | I2C2_SCL_PULLTYPESELECT | I2C2_SCL_PULLUDENABLE | RESERVED | I2C2_SCL_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | I2C2_SCL_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | I2C2_SCL_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:19 | RESERVED | R | 0x0 | |
18 | I2C2_SCL_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | I2C2_SCL_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | I2C2_SCL_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:4 | RESERVED | R | 0x0 | |
3:0 | I2C2_SCL_MUXMODE | RW | 0xF | |
0x0: i2c2_scl | ||||
0x1: hdmi1_ddc_sda | ||||
0xF: Driver off |
Address Offset | 0x0000 1818 | ||
Physical Address | 0x4A00 3818 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WAKEUP0_WAKEUPEVENT | WAKEUP0_WAKEUPENABLE | RESERVED | WAKEUP0_PULLTYPESELECT | WAKEUP0_PULLUDENABLE | RESERVED | WAKEUP0_MODESELECT | WAKEUP0_DELAYMODE | WAKEUP0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | WAKEUP0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | WAKEUP0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:18 | RESERVED | R | 0x0 | |
17 | WAKEUP0_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | WAKEUP0_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | WAKEUP0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | WAKEUP0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | WAKEUP0_MUXMODE | RW | 0xF | |
0x0: Wakeup0 | ||||
0x1: dcan1_rx | ||||
0xE: gpio1_0 | ||||
0xF: Driver off |
Address Offset | 0x0000 181C | ||
Physical Address | 0x4A00 381C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WAKEUP1_WAKEUPEVENT | WAKEUP1_WAKEUPENABLE | RESERVED | WAKEUP1_PULLTYPESELECT | WAKEUP1_PULLUDENABLE | RESERVED | WAKEUP1_MODESELECT | WAKEUP1_DELAYMODE | WAKEUP1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | WAKEUP1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | WAKEUP1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:18 | RESERVED | R | 0x0 | |
17 | WAKEUP1_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | WAKEUP1_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | WAKEUP1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | WAKEUP1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | WAKEUP1_MUXMODE | RW | 0xF | |
0x0: Wakeup1 | ||||
0x1: dcan2_rx | ||||
0xE: gpio1_1 | ||||
0xF: Driver off |
Address Offset | 0x0000 1820 | ||
Physical Address | 0x4A00 3820 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WAKEUP2_WAKEUPEVENT | WAKEUP2_WAKEUPENABLE | RESERVED | WAKEUP2_PULLTYPESELECT | WAKEUP2_PULLUDENABLE | RESERVED | WAKEUP2_MODESELECT | WAKEUP2_DELAYMODE | WAKEUP2_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | WAKEUP2_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | WAKEUP2_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:18 | RESERVED | R | 0x0 | |
17 | WAKEUP2_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | WAKEUP2_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | WAKEUP2_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | WAKEUP2_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | WAKEUP2_MUXMODE | RW | 0xF | |
0x0: Wakeup2 | ||||
0x1: sys_nirq2 | ||||
0xE: gpio1_2 | ||||
0xF: Driver off |
Address Offset | 0x0000 1824 | ||
Physical Address | 0x4A00 3824 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WAKEUP3_WAKEUPEVENT | WAKEUP3_WAKEUPENABLE | RESERVED | WAKEUP3_PULLTYPESELECT | WAKEUP3_PULLUDENABLE | RESERVED | WAKEUP3_MODESELECT | WAKEUP3_DELAYMODE | WAKEUP3_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | WAKEUP3_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | WAKEUP3_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:18 | RESERVED | R | 0x0 | |
17 | WAKEUP3_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | WAKEUP3_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | WAKEUP3_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | WAKEUP3_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | WAKEUP3_MUXMODE | RW | 0xF | |
0x0: Wakeup3 | ||||
0x1: sys_nirq1 | ||||
0xE: gpio1_3 | ||||
0xF: Driver off |
Address Offset | 0x0000 1828 | ||
Physical Address | 0x4A00 3828 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ON_OFF_PULLTYPESELECT | ON_OFF_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | R | 0x0 | |
17 | ON_OFF_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | ON_OFF_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 182C | ||
Physical Address | 0x4A00 382C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RTC_PORZ_PULLTYPESELECT | RTC_PORZ_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | R | 0x0 | |
17 | RTC_PORZ_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RTC_PORZ_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1830 | ||
Physical Address | 0x4A00 3830 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TMS_SLEWCONTROL | TMS_INPUTENABLE | TMS_PULLTYPESELECT | TMS_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:20 | RESERVED | R | 0x0 | |
19 | TMS_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | TMS_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | TMS_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | TMS_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1834 | ||
Physical Address | 0x4A00 3834 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TDI_WAKEUPEVENT | TDI_WAKEUPENABLE | RESERVED | TDI_SLEWCONTROL | TDI_INPUTENABLE | TDI_PULLTYPESELECT | TDI_PULLUDENABLE | RESERVED | TDI_MODESELECT | TDI_DELAYMODE | TDI_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | TDI_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | TDI_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | TDI_SLEWCONTROL | RW | 0x1 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | TDI_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | TDI_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | TDI_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | TDI_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | TDI_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | TDI_MUXMODE | RW | 0x0 | |
0x0: tdi | ||||
0xE: gpio8_27 |
Address Offset | 0x0000 1838 | ||
Physical Address | 0x4A00 3838 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TDO_WAKEUPEVENT | TDO_WAKEUPENABLE | RESERVED | TDO_SLEWCONTROL | TDO_INPUTENABLE | TDO_PULLTYPESELECT | TDO_PULLUDENABLE | RESERVED | TDO_MODESELECT | TDO_DELAYMODE | TDO_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | TDO_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | TDO_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | TDO_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | TDO_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | TDO_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | TDO_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | TDO_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | TDO_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | TDO_MUXMODE | RW | 0x0 | |
0x0: tdo | ||||
0xE: gpio8_28 |
Address Offset | 0x0000 183C | ||
Physical Address | 0x4A00 383C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TCLK_INPUTENABLE | TCLK_PULLTYPESELECT | TCLK_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18 | TCLK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | TCLK_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | TCLK_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1840 | ||
Physical Address | 0x4A00 3840 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TRSTN_SLEWCONTROL | TRSTN_INPUTENABLE | TRSTN_PULLTYPESELECT | TRSTN_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:20 | RESERVED | R | 0x0 | |
19 | TRSTN_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | TRSTN_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | TRSTN_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | TRSTN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1844 | ||
Physical Address | 0x4A00 3844 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RTCK_WAKEUPEVENT | RTCK_WAKEUPENABLE | RESERVED | RTCK_SLEWCONTROL | RTCK_INPUTENABLE | RTCK_PULLTYPESELECT | RTCK_PULLUDENABLE | RESERVED | RTCK_MODESELECT | RTCK_DELAYMODE | RTCK_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | RTCK_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | RTCK_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | RTCK_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | RTCK_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | RTCK_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RTCK_PULLUDENABLE | RW | 0x1 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | RTCK_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | RTCK_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | RTCK_MUXMODE | RW | 0x0 | |
0x0: rtck | ||||
0xE: gpio8_29 |
Address Offset | 0x0000 1848 | ||
Physical Address | 0x4A00 3848 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EMU0_WAKEUPEVENT | EMU0_WAKEUPENABLE | RESERVED | EMU0_SLEWCONTROL | EMU0_INPUTENABLE | EMU0_PULLTYPESELECT | EMU0_PULLUDENABLE | RESERVED | EMU0_MODESELECT | EMU0_DELAYMODE | EMU0_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | EMU0_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | EMU0_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | EMU0_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | EMU0_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | EMU0_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | EMU0_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | EMU0_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | EMU0_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | EMU0_MUXMODE | RW | 0x0 | |
0x0: emu0 | ||||
0xE: gpio8_30 |
Address Offset | 0x0000 184C | ||
Physical Address | 0x4A00 384C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EMU1_WAKEUPEVENT | EMU1_WAKEUPENABLE | RESERVED | EMU1_SLEWCONTROL | EMU1_INPUTENABLE | EMU1_PULLTYPESELECT | EMU1_PULLUDENABLE | RESERVED | EMU1_MODESELECT | EMU1_DELAYMODE | EMU1_MUXMODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | EMU1_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | EMU1_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:20 | RESERVED | R | 0x0 | |
19 | EMU1_SLEWCONTROL | RW | 0x0 | |
0x0: Fast slew is selected | ||||
0x1: Slow slew is selected | ||||
18 | EMU1_INPUTENABLE | RW | 0x1 | |
0x0: Receive mode is disabled | ||||
0x1: Receive mode is enabled | ||||
17 | EMU1_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | EMU1_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:9 | RESERVED | R | 0x0 | |
8 | EMU1_MODESELECT | Selects between the Default IO Timing Mode and a Virtual or Manual IO Timing Mode. Refer to the device Data Manual for definition of the required settings for a given mode of operation. When this bit is 0b1, a Virtual IO Timing Mode can be selected via the DELAYMODE field of this register, as described in Section 18.4.6.1.5, Virtual IO Timing Modes. Manual IO Timing Modes are selected via the procedure described in Section 18.4.6.1.6, Manual IO Timing Modes. | RW | 0x0 |
0x0: Default IO Timing Mode is used | ||||
0x1: A Virtual or Manual IO Timing Mode is used | ||||
7:4 | EMU1_DELAYMODE | This bit field selects the Virtual Timing Mode used when the MODESELECT bit is set to 0b1. See Section 18.4.6.1.5, Virtual IO Timing Modes for details. | RW | 0x0 |
3:0 | EMU1_MUXMODE | RW | 0x0 | |
0x0: emu1 | ||||
0xE: gpio8_31 |
Address Offset | 0x0000 185C | ||
Physical Address | 0x4A00 385C | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESETN_PULLTYPESELECT | RESETN_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | R | 0x0 | |
17 | RESETN_PULLTYPESELECT | RW | 0x1 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RESETN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1860 | ||
Physical Address | 0x4A00 3860 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NMIN_WAKEUPEVENT | NMIN_WAKEUPENABLE | RESERVED | NMIN_PULLTYPESELECT | NMIN_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | NMIN_WAKEUPEVENT | R | 0x0 | |
0x0: No wakeup event detected | ||||
0x1: Wakeup event detected | ||||
24 | NMIN_WAKEUPENABLE | RW | 0x0 | |
0x0: Wakeup is disabled | ||||
0x1: Wakeup is enabled | ||||
23:18 | RESERVED | R | 0x0 | |
17 | NMIN_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | NMIN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1864 | ||
Physical Address | 0x4A00 3864 | Instance | CTRL_MODULE_CORE |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RSTOUTN_PULLTYPESELECT | RSTOUTN_PULLUDENABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | R | 0x0 | |
17 | RSTOUTN_PULLTYPESELECT | RW | 0x0 | |
0x0: Pull Down is selected | ||||
0x1: Pull Up is selected | ||||
16 | RSTOUTN_PULLUDENABLE | RW | 0x0 | |
0x0: Enables weak Pull Up/Down | ||||
0x1: Disables weak Pull Up/Down | ||||
15:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1868 | ||||
Physical Address | 0x4A00 3868 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPMC_A15_DUPLICATEWAKEUPEVENT | GPMC_A14_DUPLICATEWAKEUPEVENT | GPMC_A13_DUPLICATEWAKEUPEVENT | GPMC_A12_DUPLICATEWAKEUPEVENT | GPMC_A11_DUPLICATEWAKEUPEVENT | GPMC_A10_DUPLICATEWAKEUPEVENT | GPMC_A9_DUPLICATEWAKEUPEVENT | GPMC_A8_DUPLICATEWAKEUPEVENT | GPMC_A7_DUPLICATEWAKEUPEVENT | GPMC_A6_DUPLICATEWAKEUPEVENT | GPMC_A5_DUPLICATEWAKEUPEVENT | GPMC_A4_DUPLICATEWAKEUPEVENT | GPMC_A3_DUPLICATEWAKEUPEVENT | GPMC_A2_DUPLICATEWAKEUPEVENT | GPMC_A1_DUPLICATEWAKEUPEVENT | GPMC_A0_DUPLICATEWAKEUPEVENT | GPMC_AD15_DUPLICATEWAKEUPEVENT | GPMC_AD14_DUPLICATEWAKEUPEVENT | GPMC_AD13_DUPLICATEWAKEUPEVENT | GPMC_AD12_DUPLICATEWAKEUPEVENT | GPMC_AD11_DUPLICATEWAKEUPEVENT | GPMC_AD10_DUPLICATEWAKEUPEVENT | GPMC_AD9_DUPLICATEWAKEUPEVENT | GPMC_AD8_DUPLICATEWAKEUPEVENT | GPMC_AD7_DUPLICATEWAKEUPEVENT | GPMC_AD6_DUPLICATEWAKEUPEVENT | GPMC_AD5_DUPLICATEWAKEUPEVENT | GPMC_AD4_DUPLICATEWAKEUPEVENT | GPMC_AD3_DUPLICATEWAKEUPEVENT | GPMC_AD2_DUPLICATEWAKEUPEVENT | GPMC_AD1_DUPLICATEWAKEUPEVENT | GPMC_AD0_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | GPMC_A15_DUPLICATEWAKEUPEVENT | R | 0x0 | |
30 | GPMC_A14_DUPLICATEWAKEUPEVENT | R | 0x0 | |
29 | GPMC_A13_DUPLICATEWAKEUPEVENT | R | 0x0 | |
28 | GPMC_A12_DUPLICATEWAKEUPEVENT | R | 0x0 | |
27 | GPMC_A11_DUPLICATEWAKEUPEVENT | R | 0x0 | |
26 | GPMC_A10_DUPLICATEWAKEUPEVENT | R | 0x0 | |
25 | GPMC_A9_DUPLICATEWAKEUPEVENT | R | 0x0 | |
24 | GPMC_A8_DUPLICATEWAKEUPEVENT | R | 0x0 | |
23 | GPMC_A7_DUPLICATEWAKEUPEVENT | R | 0x0 | |
22 | GPMC_A6_DUPLICATEWAKEUPEVENT | R | 0x0 | |
21 | GPMC_A5_DUPLICATEWAKEUPEVENT | R | 0x0 | |
20 | GPMC_A4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
19 | GPMC_A3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
18 | GPMC_A2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | GPMC_A1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | GPMC_A0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | GPMC_AD15_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | GPMC_AD14_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | GPMC_AD13_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | GPMC_AD12_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | GPMC_AD11_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | GPMC_AD10_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | GPMC_AD9_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | GPMC_AD8_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | GPMC_AD7_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | GPMC_AD6_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | GPMC_AD5_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | GPMC_AD4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | GPMC_AD3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | GPMC_AD2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | GPMC_AD1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | GPMC_AD0_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address Offset | 0x0000 186C | ||||
Physical Address | 0x4A00 386C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VIN1A_D2_DUPLICATEWAKEUPEVENT | VIN1A_D1_DUPLICATEWAKEUPEVENT | VIN1A_D0_DUPLICATEWAKEUPEVENT | VIN1A_VSYNC0_DUPLICATEWAKEUPEVENT | VIN1A_HSYNC0_DUPLICATEWAKEUPEVENT | VIN1A_FLD0_DUPLICATEWAKEUPEVENT | VIN1A_DE0_DUPLICATEWAKEUPEVENT | VIN1B_CLK1_DUPLICATEWAKEUPEVENT | VIN1A_CLK0_DUPLICATEWAKEUPEVENT | GPMC_WAIT0_DUPLICATEWAKEUPEVENT | GPMC_BEN1_DUPLICATEWAKEUPEVENT | GPMC_BEN0_DUPLICATEWAKEUPEVENT | GPMC_WEN_DUPLICATEWAKEUPEVENT | GPMC_OEN_REN_DUPLICATEWAKEUPEVENT | GPMC_ADVN_ALE_DUPLICATEWAKEUPEVENT | GPMC_CLK_DUPLICATEWAKEUPEVENT | GPMC_CS3_DUPLICATEWAKEUPEVENT | GPMC_CS2_DUPLICATEWAKEUPEVENT | GPMC_CS0_DUPLICATEWAKEUPEVENT | GPMC_CS1_DUPLICATEWAKEUPEVENT | GPMC_A27_DUPLICATEWAKEUPEVENT | GPMC_A26_DUPLICATEWAKEUPEVENT | GPMC_A25_DUPLICATEWAKEUPEVENT | GPMC_A24_DUPLICATEWAKEUPEVENT | GPMC_A23_DUPLICATEWAKEUPEVENT | GPMC_A22_DUPLICATEWAKEUPEVENT | GPMC_A21_DUPLICATEWAKEUPEVENT | GPMC_A20_DUPLICATEWAKEUPEVENT | GPMC_A19_DUPLICATEWAKEUPEVENT | GPMC_A18_DUPLICATEWAKEUPEVENT | GPMC_A17_DUPLICATEWAKEUPEVENT | GPMC_A16_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | VIN1A_D2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
30 | VIN1A_D1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
29 | VIN1A_D0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
28 | VIN1A_VSYNC0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
27 | VIN1A_HSYNC0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
26 | VIN1A_FLD0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
25 | VIN1A_DE0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
24 | VIN1B_CLK1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
23 | VIN1A_CLK0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
22 | GPMC_WAIT0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
21 | GPMC_BEN1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
20 | GPMC_BEN0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
19 | GPMC_WEN_DUPLICATEWAKEUPEVENT | R | 0x0 | |
18 | GPMC_OEN_REN_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | GPMC_ADVN_ALE_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | GPMC_CLK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | GPMC_CS3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | GPMC_CS2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | GPMC_CS0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | GPMC_CS1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | GPMC_A27_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | GPMC_A26_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | GPMC_A25_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | GPMC_A24_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | GPMC_A23_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | GPMC_A22_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | GPMC_A21_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | GPMC_A20_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | GPMC_A19_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | GPMC_A18_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | GPMC_A17_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | GPMC_A16_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address Offset | 0x0000 1870 | ||||
Physical Address | 0x4A00 3870 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VIN2A_D5_DUPLICATEWAKEUPEVENT | VIN2A_D4_DUPLICATEWAKEUPEVENT | VIN2A_D3_DUPLICATEWAKEUPEVENT | VIN2A_D2_DUPLICATEWAKEUPEVENT | VIN2A_D1_DUPLICATEWAKEUPEVENT | VIN2A_D0_DUPLICATEWAKEUPEVENT | VIN2A_VSYNC0_DUPLICATEWAKEUPEVENT | VIN2A_HSYNC0_DUPLICATEWAKEUPEVENT | VIN2A_FLD0_DUPLICATEWAKEUPEVENT | VIN2A_DE0_DUPLICATEWAKEUPEVENT | VIN2A_CLK0_DUPLICATEWAKEUPEVENT | VIN1A_D23_DUPLICATEWAKEUPEVENT | VIN1A_D22_DUPLICATEWAKEUPEVENT | VIN1A_D21_DUPLICATEWAKEUPEVENT | VIN1A_D20_DUPLICATEWAKEUPEVENT | VIN1A_D19_DUPLICATEWAKEUPEVENT | VIN1A_D18_DUPLICATEWAKEUPEVENT | VIN1A_D17_DUPLICATEWAKEUPEVENT | VIN1A_D16_DUPLICATEWAKEUPEVENT | VIN1A_D15_DUPLICATEWAKEUPEVENT | VIN1A_D14_DUPLICATEWAKEUPEVENT | VIN1A_D13_DUPLICATEWAKEUPEVENT | VIN1A_D12_DUPLICATEWAKEUPEVENT | VIN1A_D11_DUPLICATEWAKEUPEVENT | VIN1A_D10_DUPLICATEWAKEUPEVENT | VIN1A_D9_DUPLICATEWAKEUPEVENT | VIN1A_D8_DUPLICATEWAKEUPEVENT | VIN1A_D7_DUPLICATEWAKEUPEVENT | VIN1A_D6_DUPLICATEWAKEUPEVENT | VIN1A_D5_DUPLICATEWAKEUPEVENT | VIN1A_D4_DUPLICATEWAKEUPEVENT | VIN1A_D3_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | VIN2A_D5_DUPLICATEWAKEUPEVENT | R | 0x0 | |
30 | VIN2A_D4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
29 | VIN2A_D3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
28 | VIN2A_D2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
27 | VIN2A_D1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
26 | VIN2A_D0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
25 | VIN2A_VSYNC0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
24 | VIN2A_HSYNC0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
23 | VIN2A_FLD0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
22 | VIN2A_DE0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
21 | VIN2A_CLK0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
20 | VIN1A_D23_DUPLICATEWAKEUPEVENT | R | 0x0 | |
19 | VIN1A_D22_DUPLICATEWAKEUPEVENT | R | 0x0 | |
18 | VIN1A_D21_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | VIN1A_D20_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | VIN1A_D19_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | VIN1A_D18_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | VIN1A_D17_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | VIN1A_D16_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | VIN1A_D15_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | VIN1A_D14_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | VIN1A_D13_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | VIN1A_D12_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | VIN1A_D11_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | VIN1A_D10_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | VIN1A_D9_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | VIN1A_D8_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | VIN1A_D7_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | VIN1A_D6_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | VIN1A_D5_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | VIN1A_D4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | VIN1A_D3_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address Offset | 0x0000 1874 | ||||
Physical Address | 0x4A00 3874 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VOUT1_D8_DUPLICATEWAKEUPEVENT | VOUT1_D7_DUPLICATEWAKEUPEVENT | VOUT1_D6_DUPLICATEWAKEUPEVENT | VOUT1_D5_DUPLICATEWAKEUPEVENT | VOUT1_D4_DUPLICATEWAKEUPEVENT | VOUT1_D3_DUPLICATEWAKEUPEVENT | VOUT1_D2_DUPLICATEWAKEUPEVENT | VOUT1_D1_DUPLICATEWAKEUPEVENT | VOUT1_D0_DUPLICATEWAKEUPEVENT | VOUT1_VSYNC_DUPLICATEWAKEUPEVENT | VOUT1_HSYNC_DUPLICATEWAKEUPEVENT | VOUT1_FLD_DUPLICATEWAKEUPEVENT | VOUT1_DE_DUPLICATEWAKEUPEVENT | VOUT1_CLK_DUPLICATEWAKEUPEVENT | VIN2A_D23_DUPLICATEWAKEUPEVENT | VIN2A_D22_DUPLICATEWAKEUPEVENT | VIN2A_D21_DUPLICATEWAKEUPEVENT | VIN2A_D20_DUPLICATEWAKEUPEVENT | VIN2A_D19_DUPLICATEWAKEUPEVENT | VIN2A_D18_DUPLICATEWAKEUPEVENT | VIN2A_D17_DUPLICATEWAKEUPEVENT | VIN2A_D16_DUPLICATEWAKEUPEVENT | VIN2A_D15_DUPLICATEWAKEUPEVENT | VIN2A_D14_DUPLICATEWAKEUPEVENT | VIN2A_D13_DUPLICATEWAKEUPEVENT | VIN2A_D12_DUPLICATEWAKEUPEVENT | VIN2A_D11_DUPLICATEWAKEUPEVENT | VIN2A_D10_DUPLICATEWAKEUPEVENT | VIN2A_D9_DUPLICATEWAKEUPEVENT | VIN2A_D8_DUPLICATEWAKEUPEVENT | VIN2A_D7_DUPLICATEWAKEUPEVENT | VIN2A_D6_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | VOUT1_D8_DUPLICATEWAKEUPEVENT | R | 0x0 | |
30 | VOUT1_D7_DUPLICATEWAKEUPEVENT | R | 0x0 | |
29 | VOUT1_D6_DUPLICATEWAKEUPEVENT | R | 0x0 | |
28 | VOUT1_D5_DUPLICATEWAKEUPEVENT | R | 0x0 | |
27 | VOUT1_D4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
26 | VOUT1_D3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
25 | VOUT1_D2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
24 | VOUT1_D1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
23 | VOUT1_D0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
22 | VOUT1_VSYNC_DUPLICATEWAKEUPEVENT | R | 0x0 | |
21 | VOUT1_HSYNC_DUPLICATEWAKEUPEVENT | R | 0x0 | |
20 | VOUT1_FLD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
19 | VOUT1_DE_DUPLICATEWAKEUPEVENT | R | 0x0 | |
18 | VOUT1_CLK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | VIN2A_D23_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | VIN2A_D22_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | VIN2A_D21_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | VIN2A_D20_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | VIN2A_D19_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | VIN2A_D18_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | VIN2A_D17_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | VIN2A_D16_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | VIN2A_D15_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | VIN2A_D14_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | VIN2A_D13_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | VIN2A_D12_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | VIN2A_D11_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | VIN2A_D10_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | VIN2A_D9_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | VIN2A_D8_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | VIN2A_D7_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | VIN2A_D6_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address Offset | 0x0000 1878 | ||||
Physical Address | 0x4A00 3878 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RGMII0_RXD0_DUPLICATEWAKEUPEVENT | RGMII0_RXD1_DUPLICATEWAKEUPEVENT | RGMII0_RXD2_DUPLICATEWAKEUPEVENT | RGMII0_RXD3_DUPLICATEWAKEUPEVENT | RGMII0_RXCTL_DUPLICATEWAKEUPEVENT | RGMII0_RXC_DUPLICATEWAKEUPEVENT | RGMII0_TXD0_DUPLICATEWAKEUPEVENT | RGMII0_TXD1_DUPLICATEWAKEUPEVENT | RGMII0_TXD2_DUPLICATEWAKEUPEVENT | RGMII0_TXD3_DUPLICATEWAKEUPEVENT | RGMII0_TXCTL_DUPLICATEWAKEUPEVENT | RGMII0_TXC_DUPLICATEWAKEUPEVENT | UART3_TXD_DUPLICATEWAKEUPEVENT | UART3_RXD_DUPLICATEWAKEUPEVENT | RMII_MHZ_50_CLK_DUPLICATEWAKEUPEVENT | MDIO_D_DUPLICATEWAKEUPEVENT | MDIO_MCLK_DUPLICATEWAKEUPEVENT | VOUT1_D23_DUPLICATEWAKEUPEVENT | VOUT1_D22_DUPLICATEWAKEUPEVENT | VOUT1_D21_DUPLICATEWAKEUPEVENT | VOUT1_D20_DUPLICATEWAKEUPEVENT | VOUT1_D19_DUPLICATEWAKEUPEVENT | VOUT1_D18_DUPLICATEWAKEUPEVENT | VOUT1_D17_DUPLICATEWAKEUPEVENT | VOUT1_D16_DUPLICATEWAKEUPEVENT | VOUT1_D15_DUPLICATEWAKEUPEVENT | VOUT1_D14_DUPLICATEWAKEUPEVENT | VOUT1_D13_DUPLICATEWAKEUPEVENT | VOUT1_D12_DUPLICATEWAKEUPEVENT | VOUT1_D11_DUPLICATEWAKEUPEVENT | VOUT1_D10_DUPLICATEWAKEUPEVENT | VOUT1_D9_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RGMII0_RXD0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
30 | RGMII0_RXD1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
29 | RGMII0_RXD2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
28 | RGMII0_RXD3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
27 | RGMII0_RXCTL_DUPLICATEWAKEUPEVENT | R | 0x0 | |
26 | RGMII0_RXC_DUPLICATEWAKEUPEVENT | R | 0x0 | |
25 | RGMII0_TXD0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
24 | RGMII0_TXD1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
23 | RGMII0_TXD2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
22 | RGMII0_TXD3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
21 | RGMII0_TXCTL_DUPLICATEWAKEUPEVENT | R | 0x0 | |
20 | RGMII0_TXC_DUPLICATEWAKEUPEVENT | R | 0x0 | |
19 | UART3_TXD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
18 | UART3_RXD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | RMII_MHZ_50_CLK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | MDIO_D_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | MDIO_MCLK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | VOUT1_D23_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | VOUT1_D22_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | VOUT1_D21_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | VOUT1_D20_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | VOUT1_D19_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | VOUT1_D18_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | VOUT1_D17_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | VOUT1_D16_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | VOUT1_D15_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | VOUT1_D14_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | VOUT1_D13_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | VOUT1_D12_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | VOUT1_D11_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | VOUT1_D10_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | VOUT1_D9_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address Offset | 0x0000 187C | ||||
Physical Address | 0x4A00 387C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MCASP2_ACLKR_DUPLICATEWAKEUPEVENT | MCASP2_FSX_DUPLICATEWAKEUPEVENT | MCASP2_ACLKX_DUPLICATEWAKEUPEVENT | MCASP1_AXR15_DUPLICATEWAKEUPEVENT | MCASP1_AXR14_DUPLICATEWAKEUPEVENT | MCASP1_AXR13_DUPLICATEWAKEUPEVENT | MCASP1_AXR12_DUPLICATEWAKEUPEVENT | MCASP1_AXR11_DUPLICATEWAKEUPEVENT | MCASP1_AXR10_DUPLICATEWAKEUPEVENT | MCASP1_AXR9_DUPLICATEWAKEUPEVENT | MCASP1_AXR8_DUPLICATEWAKEUPEVENT | MCASP1_AXR7_DUPLICATEWAKEUPEVENT | MCASP1_AXR6_DUPLICATEWAKEUPEVENT | MCASP1_AXR5_DUPLICATEWAKEUPEVENT | MCASP1_AXR4_DUPLICATEWAKEUPEVENT | MCASP1_AXR3_DUPLICATEWAKEUPEVENT | MCASP1_AXR2_DUPLICATEWAKEUPEVENT | MCASP1_AXR1_DUPLICATEWAKEUPEVENT | MCASP1_AXR0_DUPLICATEWAKEUPEVENT | MCASP1_FSR_DUPLICATEWAKEUPEVENT | MCASP1_ACLKR_DUPLICATEWAKEUPEVENT | MCASP1_FSX_DUPLICATEWAKEUPEVENT | MCASP1_ACLKX_DUPLICATEWAKEUPEVENT | XREF_CLK3_DUPLICATEWAKEUPEVENT | XREF_CLK2_DUPLICATEWAKEUPEVENT | XREF_CLK1_DUPLICATEWAKEUPEVENT | XREF_CLK0_DUPLICATEWAKEUPEVENT | GPIO6_16_DUPLICATEWAKEUPEVENT | GPIO6_15_DUPLICATEWAKEUPEVENT | GPIO6_14_DUPLICATEWAKEUPEVENT | USB2_DRVVBUS_DUPLICATEWAKEUPEVENT | USB1_DRVVBUS_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | MCASP2_ACLKR_DUPLICATEWAKEUPEVENT | R | 0x0 | |
30 | MCASP2_FSX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
29 | MCASP2_ACLKX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
28 | MCASP1_AXR15_DUPLICATEWAKEUPEVENT | R | 0x0 | |
27 | MCASP1_AXR14_DUPLICATEWAKEUPEVENT | R | 0x0 | |
26 | MCASP1_AXR13_DUPLICATEWAKEUPEVENT | R | 0x0 | |
25 | MCASP1_AXR12_DUPLICATEWAKEUPEVENT | R | 0x0 | |
24 | MCASP1_AXR11_DUPLICATEWAKEUPEVENT | R | 0x0 | |
23 | MCASP1_AXR10_DUPLICATEWAKEUPEVENT | R | 0x0 | |
22 | MCASP1_AXR9_DUPLICATEWAKEUPEVENT | R | 0x0 | |
21 | MCASP1_AXR8_DUPLICATEWAKEUPEVENT | R | 0x0 | |
20 | MCASP1_AXR7_DUPLICATEWAKEUPEVENT | R | 0x0 | |
19 | MCASP1_AXR6_DUPLICATEWAKEUPEVENT | R | 0x0 | |
18 | MCASP1_AXR5_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | MCASP1_AXR4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | MCASP1_AXR3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | MCASP1_AXR2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | MCASP1_AXR1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | MCASP1_AXR0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | MCASP1_FSR_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | MCASP1_ACLKR_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | MCASP1_FSX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | MCASP1_ACLKX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | XREF_CLK3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | XREF_CLK2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | XREF_CLK1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | XREF_CLK0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | GPIO6_16_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | GPIO6_15_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | GPIO6_14_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | USB2_DRVVBUS_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | USB1_DRVVBUS_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address Offset | 0x0000 1880 | ||||
Physical Address | 0x4A00 3880 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MMC3_CLK_DUPLICATEWAKEUPEVENT | GPIO6_11_DUPLICATEWAKEUPEVENT | GPIO6_10_DUPLICATEWAKEUPEVENT | MMC1_SDWP_DUPLICATEWAKEUPEVENT | MMC1_SDCD_DUPLICATEWAKEUPEVENT | MMC1_DAT3_DUPLICATEWAKEUPEVENT | MMC1_DAT2_DUPLICATEWAKEUPEVENT | MMC1_DAT1_DUPLICATEWAKEUPEVENT | MMC1_DAT0_DUPLICATEWAKEUPEVENT | MMC1_CMD_DUPLICATEWAKEUPEVENT | MMC1_CLK_DUPLICATEWAKEUPEVENT | MCASP5_AXR1_DUPLICATEWAKEUPEVENT | MCASP5_AXR0_DUPLICATEWAKEUPEVENT | MCASP5_FSX_DUPLICATEWAKEUPEVENT | MCASP5_ACLKX_DUPLICATEWAKEUPEVENT | MCASP4_AXR1_DUPLICATEWAKEUPEVENT | MCASP4_AXR0_DUPLICATEWAKEUPEVENT | MCASP4_FSX_DUPLICATEWAKEUPEVENT | MCASP4_ACLKX_DUPLICATEWAKEUPEVENT | MCASP3_AXR1_DUPLICATEWAKEUPEVENT | MCASP3_AXR0_DUPLICATEWAKEUPEVENT | MCASP3_FSX_DUPLICATEWAKEUPEVENT | MCASP3_ACLKX_DUPLICATEWAKEUPEVENT | MCASP2_AXR7_DUPLICATEWAKEUPEVENT | MCASP2_AXR6_DUPLICATEWAKEUPEVENT | MCASP2_AXR5_DUPLICATEWAKEUPEVENT | MCASP2_AXR4_DUPLICATEWAKEUPEVENT | MCASP2_AXR3_DUPLICATEWAKEUPEVENT | MCASP2_AXR2_DUPLICATEWAKEUPEVENT | MCASP2_AXR1_DUPLICATEWAKEUPEVENT | MCASP2_AXR0_DUPLICATEWAKEUPEVENT | MCASP2_FSR_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | MMC3_CLK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
30 | GPIO6_11_DUPLICATEWAKEUPEVENT | R | 0x0 | |
29 | GPIO6_10_DUPLICATEWAKEUPEVENT | R | 0x0 | |
28 | MMC1_SDWP_DUPLICATEWAKEUPEVENT | R | 0x0 | |
27 | MMC1_SDCD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
26 | MMC1_DAT3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
25 | MMC1_DAT2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
24 | MMC1_DAT1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
23 | MMC1_DAT0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
22 | MMC1_CMD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
21 | MMC1_CLK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
20 | MCASP5_AXR1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
19 | MCASP5_AXR0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
18 | MCASP5_FSX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | MCASP5_ACLKX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | MCASP4_AXR1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | MCASP4_AXR0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | MCASP4_FSX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | MCASP4_ACLKX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | MCASP3_AXR1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | MCASP3_AXR0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | MCASP3_FSX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | MCASP3_ACLKX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | MCASP2_AXR7_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | MCASP2_AXR6_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | MCASP2_AXR5_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | MCASP2_AXR4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | MCASP2_AXR3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | MCASP2_AXR2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | MCASP2_AXR1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | MCASP2_AXR0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | MCASP2_FSR_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address Offset | 0x0000 1884 | ||||
Physical Address | 0x4A00 3884 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
UART2_RTSN_DUPLICATEWAKEUPEVENT | UART2_CTSN_DUPLICATEWAKEUPEVENT | UART2_TXD_DUPLICATEWAKEUPEVENT | UART2_RXD_DUPLICATEWAKEUPEVENT | UART1_RTSN_DUPLICATEWAKEUPEVENT | UART1_CTSN_DUPLICATEWAKEUPEVENT | UART1_TXD_DUPLICATEWAKEUPEVENT | UART1_RXD_DUPLICATEWAKEUPEVENT | DCAN2_RX_DUPLICATEWAKEUPEVENT | DCAN2_TX_DUPLICATEWAKEUPEVENT | DCAN1_RX_DUPLICATEWAKEUPEVENT | DCAN1_TX_DUPLICATEWAKEUPEVENT | SPI2_CS0_DUPLICATEWAKEUPEVENT | SPI2_D0_DUPLICATEWAKEUPEVENT | SPI2_D1_DUPLICATEWAKEUPEVENT | SPI2_SCLK_DUPLICATEWAKEUPEVENT | SPI1_CS3_DUPLICATEWAKEUPEVENT | SPI1_CS2_DUPLICATEWAKEUPEVENT | SPI1_CS1_DUPLICATEWAKEUPEVENT | SPI1_CS0_DUPLICATEWAKEUPEVENT | SPI1_D0_DUPLICATEWAKEUPEVENT | SPI1_D1_DUPLICATEWAKEUPEVENT | SPI1_SCLK_DUPLICATEWAKEUPEVENT | MMC3_DAT7_DUPLICATEWAKEUPEVENT | MMC3_DAT6_DUPLICATEWAKEUPEVENT | MMC3_DAT5_DUPLICATEWAKEUPEVENT | MMC3_DAT4_DUPLICATEWAKEUPEVENT | MMC3_DAT3_DUPLICATEWAKEUPEVENT | MMC3_DAT2_DUPLICATEWAKEUPEVENT | MMC3_DAT1_DUPLICATEWAKEUPEVENT | MMC3_DAT0_DUPLICATEWAKEUPEVENT | MMC3_CMD_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | UART2_RTSN_DUPLICATEWAKEUPEVENT | R | 0x0 | |
30 | UART2_CTSN_DUPLICATEWAKEUPEVENT | R | 0x0 | |
29 | UART2_TXD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
28 | UART2_RXD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
27 | UART1_RTSN_DUPLICATEWAKEUPEVENT | R | 0x0 | |
26 | UART1_CTSN_DUPLICATEWAKEUPEVENT | R | 0x0 | |
25 | UART1_TXD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
24 | UART1_RXD_DUPLICATEWAKEUPEVENT | R | 0x0 | |
23 | DCAN2_RX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
22 | DCAN2_TX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
21 | DCAN1_RX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
20 | DCAN1_TX_DUPLICATEWAKEUPEVENT | R | 0x0 | |
19 | SPI2_CS0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
18 | SPI2_D0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | SPI2_D1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | SPI2_SCLK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | SPI1_CS3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | SPI1_CS2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | SPI1_CS1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | SPI1_CS0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | SPI1_D0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | SPI1_D1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | SPI1_SCLK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | MMC3_DAT7_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | MMC3_DAT6_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | MMC3_DAT5_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | MMC3_DAT4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | MMC3_DAT3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | MMC3_DAT2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | MMC3_DAT1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | MMC3_DAT0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | MMC3_CMD_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address Offset | 0x0000 1888 | ||||
Physical Address | 0x4A00 3888 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NMIN_DUPLICATEWAKEUPEVENT | EMU4_DUPLICATEWAKEUPEVENT | EMU3_DUPLICATEWAKEUPEVENT | EMU2_DUPLICATEWAKEUPEVENT | EMU1_DUPLICATEWAKEUPEVENT | EMU0_DUPLICATEWAKEUPEVENT | RTCK_DUPLICATEWAKEUPEVENT | TDO_DUPLICATEWAKEUPEVENT | TDI_DUPLICATEWAKEUPEVENT | WAKEUP3_DUPLICATEWAKEUPEVENT | WAKEUP2_DUPLICATEWAKEUPEVENT | WAKEUP1_DUPLICATEWAKEUPEVENT | WAKEUP0_DUPLICATEWAKEUPEVENT | I2C3_SCL_DUPLICATEWAKEUPEVENT | I2C3_SDA_DUPLICATEWAKEUPEVENT | I2C2_SCL_DUPLICATEWAKEUPEVENT | I2C2_SDA_DUPLICATEWAKEUPEVENT | I2C1_SCL_DUPLICATEWAKEUPEVENT | I2C1_SDA_DUPLICATEWAKEUPEVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18 | NMIN_DUPLICATEWAKEUPEVENT | R | 0x0 | |
17 | EMU4_DUPLICATEWAKEUPEVENT | R | 0x0 | |
16 | EMU3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
15 | EMU2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
14 | EMU1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
13 | EMU0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
12 | RTCK_DUPLICATEWAKEUPEVENT | R | 0x0 | |
11 | TDO_DUPLICATEWAKEUPEVENT | R | 0x0 | |
10 | TDI_DUPLICATEWAKEUPEVENT | R | 0x0 | |
9 | WAKEUP3_DUPLICATEWAKEUPEVENT | R | 0x0 | |
8 | WAKEUP2_DUPLICATEWAKEUPEVENT | R | 0x0 | |
7 | WAKEUP1_DUPLICATEWAKEUPEVENT | R | 0x0 | |
6 | WAKEUP0_DUPLICATEWAKEUPEVENT | R | 0x0 | |
5 | I2C3_SCL_DUPLICATEWAKEUPEVENT | R | 0x0 | |
4 | I2C3_SDA_DUPLICATEWAKEUPEVENT | R | 0x0 | |
3 | I2C2_SCL_DUPLICATEWAKEUPEVENT | R | 0x0 | |
2 | I2C2_SDA_DUPLICATEWAKEUPEVENT | R | 0x0 | |
1 | I2C1_SCL_DUPLICATEWAKEUPEVENT | R | 0x0 | |
0 | I2C1_SDA_DUPLICATEWAKEUPEVENT | R | 0x0 |
Address offset | 0x0000 1B08 | ||||
Physical Address | 0x4A00 3B08 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_gpu voltage rail when running at OPP_NOM. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_GPU_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_NOM which has to be written to the CTRL_WKUP_LDOVBB_GPU_VOLTAGE_CTRL [4:0] LDOVBBGPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_GPU_2 | AVS Class 0 voltage value for the vdd_gpu voltage rail when running at OPP_NOM. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 1B0C | ||||
Physical Address | 0x4A00 3B0C | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_gpu voltage rail when running at OPP_OD. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_GPU_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_OD which has to be written to the CTRL_WKUP_LDOVBB_GPU_VOLTAGE_CTRL [4:0] LDOVBBGPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_GPU_3 | AVS Class 0 voltage value for the vdd_gpu voltage rail when running at OPP_OD. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address Offset | 0x0000 1B10 | ||||
Physical Address | 0x4A00 3B10 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_gpu voltage rail when running at OPP_HIGH. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_GPU_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_HIGH which has to be written to the CTRL_WKUP_LDOVBB_GPU_VOLTAGE_CTRL [4:0] LDOVBBGPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_GPU_4 | AVS Class 0 voltage value for the vdd_gpu voltage rail when running at OPP_HIGH. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address Offset | 0x0000 1B14 | ||||
Physical Address | 0x4A00 3B14 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_gpu voltage rail when running at OPP_PLUS. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_PLUS which has to be written to the CTRL_WKUP_LDOVBB_GPU_VOLTAGE_CTRL[4:0] LDOVBBGPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_GPU_5 | AVS Class 0 voltage value for the vdd_gpu voltage rail when running at OPP_PLUS. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 1B1C | ||||
Physical Address | 0x4A00 3B1C | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_LOW. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_MPU_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_LOW which has to be written to the CTRL_WKUP_LDOVBB_MPU_VOLTAGE_CTRL[4:0] LDOVBBMPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_MPU_1 | AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_LOW. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 1B20 | ||||
Physical Address | 0x4A00 3B20 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_NOM. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_MPU_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_NOM which has to be written to the CTRL_WKUP_LDOVBB_MPU_VOLTAGE_CTRL[4:0] LDOVBBMPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_MPU_2 | AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_NOM. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address offset | 0x0000 1B24 | ||||
Physical Address | 0x4A00 3B24 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_OD. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_MPU_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_OD which has to be written to the CTRL_WKUP_LDOVBB_MPU_VOLTAGE_CTRL[4:0] LDOVBBMPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_MPU_3 | AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_OD. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address Offset | 0x0000 1B28 | ||||
Physical Address | 0x4A00 3B28 | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_HIGH. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_MPU_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_HIGH which has to be written to the CTRL_WKUP_LDOVBB_MPU_VOLTAGE_CTRL[4:0] LDOVBBMPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_MPU_4 | AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_HIGH. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address Offset | 0x0000 1B2C | ||||
Physical Address | 0x4A00 3B2C | Instance | CTRL_MODULE_CORE | ||
Description | This register contains the AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_PLUS. This register also stores information about ABB configuration for that OPP. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ABBEN | VSETABB | RESERVED | STD_FUSE_OPP_VMIN_MPU_5 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | Reserved | R | 0x- |
25 | ABBEN | R | 0x- | |
0x0: ABB is disabled | ||||
0x1: ABB is enabled | ||||
24:20 | VSETABB | This bit field shows the ABB LDO target value for OPP_PLUS which has to be written to the CTRL_WKUP_LDOVBB_MPU_VOLTAGE_CTRL[4:0] LDOVBBMPU_FBB_VSET_OUT bit field, if ABB is enabled. | R | 0x- |
19:12 | RESERVED | Reserved | R | 0x- |
11:0 | STD_FUSE_OPP_VMIN_MPU_5 | AVS Class 0 voltage value for the vdd_mpu voltage rail when running at OPP_PLUS. To get the actual value in mV, the value read from this bit field must be converted to decimal value. | R | 0x- |
Address Offset | 0x0000 1B38 | ||||
Physical Address | 0x4A00 3B38 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_LVT_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_LVT_0 | R | 0x0 |
Address Offset | 0x0000 1B3C | ||||
Physical Address | 0x4A00 3B3C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_LVT_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_LVT_1 | R | 0x0 |
Address Offset | 0x0000 1B40 | ||||
Physical Address | 0x4A00 3B40 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_LVT_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_LVT_2 | R | 0x0 |
Address Offset | 0x0000 1B44 | ||||
Physical Address | 0x4A00 3B44 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_LVT_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_LVT_3 | R | 0x0 |
Address Offset | 0x0000 1B48 | ||||
Physical Address | 0x4A00 3B48 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_GPU [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_DSPEVE_LVT_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_DSPEVE_LVT_4 | R | 0x0 |
Address Offset | 0x0000 1B4C | ||||
Physical Address | 0x4A00 3B4C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_IVA [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_LVT_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_LVT_0 | R | 0x0 |
Address Offset | 0x0000 1B50 | ||||
Physical Address | 0x4A00 3B50 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_IVA [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_LVT_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_LVT_1 | R | 0x0 |
Address Offset | 0x0000 1B54 | ||||
Physical Address | 0x4A00 3B54 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_IVA [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_LVT_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_LVT_2 | R | 0x0 |
Address Offset | 0x0000 1B58 | ||||
Physical Address | 0x4A00 3B58 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_IVA [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_LVT_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_LVT_3 | R | 0x0 |
Address Offset | 0x0000 1B5C | ||||
Physical Address | 0x4A00 3B5C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_IVA [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_IVA_LVT_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_IVA_LVT_4 | R | 0x0 |
Address Offset | 0x0000 1B60 | ||||
Physical Address | 0x4A00 3B60 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_LVT_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_LVT_0 | R | 0x0 |
Address Offset | 0x0000 1B64 | ||||
Physical Address | 0x4A00 3B64 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_LVT_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_LVT_1 | R | 0x0 |
Address Offset | 0x0000 1B68 | ||||
Physical Address | 0x4A00 3B68 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [95:64]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_LVT_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_LVT_2 | R | 0x0 |
Address Offset | 0x0000 1B6C | ||||
Physical Address | 0x4A00 3B6C | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [127:96]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_LVT_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_LVT_3 | R | 0x0 |
Address Offset | 0x0000 1B70 | ||||
Physical Address | 0x4A00 3B70 | Instance | CTRL_MODULE_CORE | ||
Description | Standard Fuse OPP VDD_CORE [159:128]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_OPP_VDD_CORE_LVT_4 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_OPP_VDD_CORE_LVT_4 | R | 0x0 |
Address Offset | 0x0000 1B74 | ||
Physical Address | 0x4A00 3B74 | Instance | CTRL_MODULE_CORE |
Description | CORE 4th SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMCORE_4_RETMODE_MUX_CTRL | LDOSRAMCORE_4_RETMODE_VSET_IN | LDOSRAMCORE_4_RETMODE_VSET_OUT | RESERVED | LDOSRAMCORE_4_ACTMODE_MUX_CTRL | LDOSRAMCORE_4_ACTMODE_VSET_IN | LDOSRAMCORE_4_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMCORE_4_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMCORE_4_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMCORE_4_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMCORE_4_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMCORE_4_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMCORE_4_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 1B78 | ||
Physical Address | 0x4A00 3B78 | Instance | CTRL_MODULE_CORE |
Description | CORE 5th SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMCORE_5_RETMODE_MUX_CTRL | LDOSRAMCORE_5_RETMODE_VSET_IN | LDOSRAMCORE_5_RETMODE_VSET_OUT | RESERVED | LDOSRAMCORE_5_ACTMODE_MUX_CTRL | LDOSRAMCORE_5_ACTMODE_VSET_IN | LDOSRAMCORE_5_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMCORE_5_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMCORE_5_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMCORE_5_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMCORE_5_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMCORE_5_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMCORE_5_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 1B7C | ||
Physical Address | 0x4A00 3B7C | Instance | CTRL_MODULE_CORE |
Description | DSPEVE 2nd SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMDSPEVE_2_RETMODE_MUX_CTRL | LDOSRAMDSPEVE_2_RETMODE_VSET_IN | LDOSRAMDSPEVE_2_RETMODE_VSET_OUT | RESERVED | LDOSRAMDSPEVE_2_ACTMODE_MUX_CTRL | LDOSRAMDSPEVE_2_ACTMODE_VSET_IN | LDOSRAMDSPEVE_2_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMDSPEVE_2_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMDSPEVE_2_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMDSPEVE_2_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMDSPEVE_2_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMDSPEVE_2_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMDSPEVE_2_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 1C04 | ||||
Physical Address | 0x4A00 3C04 | Instance | CTRL_MODULE_CORE | ||
Description | OCP Spare Register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SMA_SW_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | SMA_SW_2 | OCP spare register | RW | 0x0 |
Address Offset | 0x0000 1C08 | ||||
Physical Address | 0x4A00 3C08 | Instance | CTRL_MODULE_CORE | ||
Description | OCP Spare Register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SMA_SW_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | SMA_SW_3 | OCP spare register | RW | 0x0 |
Address Offset | 0x0000 1C14 | ||||
Physical Address | 0x4A00 3C14 | Instance | CTRL_MODULE_CORE | ||
Description | OCP Spare Register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | PLLEN_CONTROL | RESERVED | PCIE_TX_RX_CONTROL | RESERVED | RMII_CLK_SETTING | RESERVED | MUXSEL_32K_CLKIN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | RESERVED | R | 0x0 | |
28:27 | PLLEN_CONTROL | PLLEN control setting. Bit [28] – Controls the CLKOUT of DPLL_USB_OTG 0x0: CLKOUT is disabled. 0x1: CLKOUT is enabled. Bit [27] – Controls the CLKOUT of DPLL_SATA 0x0: CLKOUT is disabled. 0x1: CLKOUT is enabled. | RW | 0x0 |
26:18 | RESERVED | R | 0x0 | |
17:16 | PCIE_TX_RX_CONTROL | PCIe RX and TX control of ACSPCIe. 0x0: ACSPCIe Power Down Mode 0x1: ACSPCIe TX Mode 0x2: ACSPCIe RX Mode 0x3: Reserved | RW | 0x0 |
15:9 | RESERVED | R | 0x0 | |
8 | RMII_CLK_SETTING | RMII CLK setting 0x0: Internal clock from DPLL_GMAC 0x1: External clock from RMII_MHZ_50_CLK pin | RW | 0x0 |
7:1 | RESERVED | R | 0x0 | |
0 | MUXSEL_32K_CLKIN | Setting for mux to select 32KHz clock input to PRCM. This bit must NOT be modified by software. The 32kHz clock selection is done through the device sysboot[9:8] signals. | RW | 0x0 |
Address Offset | 0x0000 1C18 | ||||
Physical Address | 0x4A00 3C18 | Instance | CTRL_MODULE_CORE | ||
Description | OCP Spare Register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMU1_ABORT_ENABLE | MMU2_ABORT_ENABLE | RESERVED | EDMA_TC1_WR_MMU_ROUTE_ENABLE | EDMA_TC1_RD_MMU_ROUTE_ENABLE | EDMA_TC0_WR_MMU_ROUTE_ENABLE | EDMA_TC0_RD_MMU_ROUTE_ENABLE | PCIE_SS2_MMU_ROUTE_ENABLE | PCIE_SS1_MMU_ROUTE_ENABLE | RESERVED | PCIE_SS2_AXI2OCP_LEGACY_MODE_ENABLE | PCIE_SS1_AXI2OCP_LEGACY_MODE_ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | Reserved | R | 0x0 |
17 | MMU1_ABORT_ENABLE | MMU1 abort enable | RW | 0x0 |
16 | MMU2_ABORT_ENABLE | MMU2 abort enable | RW | 0x0 |
15:14 | RESERVED | Reserved | R | 0x0 |
13 | EDMA_TC1_WR_MMU_ROUTE_ENABLE | EDMA TC1 WR traffic MMU route enable | RW | 0x0 |
12 | EDMA_TC1_RD_MMU_ROUTE_ENABLE | EDMA TC1 RD traffic MMU route enable | RW | 0x0 |
11 | EDMA_TC0_WR_MMU_ROUTE_ENABLE | EDMA TC0 WR traffic MMU route enable | RW | 0x0 |
10 | EDMA_TC0_RD_MMU_ROUTE_ENABLE | EDMA TC0 RD traffic MMU route enable | RW | 0x0 |
9 | PCIE_SS2_MMU_ROUTE_ENABLE | PCIe_SS2 MMU route enable | RW | 0x0 |
8 | PCIE_SS1_MMU_ROUTE_ENABLE | PCIe_SS1 MMU route enable | RW | 0x0 |
7:2 | RESERVED | Reserved | R | 0x0 |
1 | PCIE_SS2_AXI2OCP_LEGACY_MODE_ENABLE | PCIe_SS2 AXI2OCP legacy mode enable | RW | 0x0 |
0 | PCIE_SS1_AXI2OCP_LEGACY_MODE_ENABLE | PCIe_SS1 AXI2OCP legacy mode enable | RW | 0x0 |
Address Offset | 0x0000 1C1C | ||||
Physical Address | 0x4A00 3C1C | Instance | CTRL_MODULE_CORE | ||
Description | Test control inputs used by the module | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PCIE_PLL_TEST_INPUT_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | PCIE_PLL_TEST_INPUT_1 | Test control inputs used by the module | RW | 0x0 |
Address Offset | 0x0000 1C20 | ||||
Physical Address | 0x4A00 3C20 | Instance | CTRL_MODULE_CORE | ||
Description | Test control inputs used by the module | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PCIE_PLL_TEST_INPUT_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | PCIE_PLL_TEST_INPUT_2 | Test control inputs used by the module | RW | 0x0 |
Address Offset | 0x0000 1C24 | ||||
Physical Address | 0x4A00 3C24 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PCIESS1_PCS_TEST_TXDATA | PCIESS1_PCS_ERR_BIT_EN | PCIESS1_PCS_CFG_HOLDOFF | PCIESS1_PCS_DET_DELAY |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | PCIESS1_PCS_TEST_TXDATA | RW | 0x0 | |
21:12 | PCIESS1_PCS_ERR_BIT_EN | RW | 0x0 | |
11:4 | PCIESS1_PCS_CFG_HOLDOFF | RW | 0x0 | |
3:0 | PCIESS1_PCS_DET_DELAY | RW | 0x1 |
Address Offset | 0x0000 1C28 | ||||
Physical Address | 0x4A00 3C28 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PCIESS1_PCS_CFG_SYNC | PCIESS1_PCS_CFG_EQ_FUNC | PCIESS1_PCS_CFG_EQ_HOLD | PCIESS1_PCS_CFG_EQ_INIT | PCIESS1_PCS_TEST_OSEL | RESERVED | PCIESS1_PCS_TEST_LSEL | RESERVED | PCIESS1_PCS_ERR_MODE | PCIESS1_PCS_L1_SLEEP | PCIESS1_PCS_TEST_MODE | PCIESS1_PCS_ERR_LN_EN | RESERVED | PCIESS1_PCS_SHORT_TIMES |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | PCIESS1_PCS_CFG_SYNC | RW | 0x0 | |
26:23 | PCIESS1_PCS_CFG_EQ_FUNC | RW | 0x0 | |
22:19 | PCIESS1_PCS_CFG_EQ_HOLD | RW | 0x0 | |
18:15 | PCIESS1_PCS_CFG_EQ_INIT | RW | 0x0 | |
14:12 | PCIESS1_PCS_TEST_OSEL | RW | 0x0 | |
11:10 | RESERVED | R | 0x0 | |
9 | PCIESS1_PCS_TEST_LSEL | RW | 0x0 | |
8 | RESERVED | R | 0x0 | |
7:6 | PCIESS1_PCS_ERR_MODE | RW | 0x0 | |
5 | PCIESS1_PCS_L1_SLEEP | RW | 0x0 | |
4 | PCIESS1_PCS_TEST_MODE | RW | 0x0 | |
3:2 | PCIESS1_PCS_ERR_LN_EN | RW | 0x0 | |
1 | RESERVED | R | 0x0 | |
0 | PCIESS1_PCS_SHORT_TIMES | RW | 0x0 |
Address Offset | 0x0000 1C2C | ||||
Physical Address | 0x4A00 3C2C | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PCIESS2_PCS_TEST_TXDATA | PCIESS2_PCS_ERR_BIT_EN | PCIESS2_PCS_CFG_HOLDOFF | PCIESS2_PCS_DET_DELAY |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | PCIESS2_PCS_TEST_TXDATA | RW | 0x0 | |
21:12 | PCIESS2_PCS_ERR_BIT_EN | RW | 0x0 | |
11:4 | PCIESS2_PCS_CFG_HOLDOFF | RW | 0x0 | |
3:0 | PCIESS2_PCS_DET_DELAY | RW | 0x1 |
Address Offset | 0x0000 1C30 | ||||
Physical Address | 0x4A00 3C30 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PCIESS2_PCS_CFG_SYNC | PCIESS2_PCS_CFG_EQ_FUNC | PCIESS2_PCS_CFG_EQ_HOLD | PCIESS2_PCS_CFG_EQ_INIT | PCIESS2_PCS_TEST_OSEL | RESERVED | PCIESS2_PCS_TEST_LSEL | RESERVED | PCIESS2_PCS_ERR_MODE | PCIESS2_PCS_L1_SLEEP | PCIESS2_PCS_TEST_MODE | PCIESS2_PCS_ERR_LN_EN | RESERVED | PCIESS2_PCS_SHORT_TIMES |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | PCIESS2_PCS_CFG_SYNC | RW | 0x0 | |
26:23 | PCIESS2_PCS_CFG_EQ_FUNC | RW | 0x0 | |
22:19 | PCIESS2_PCS_CFG_EQ_HOLD | RW | 0x0 | |
18:15 | PCIESS2_PCS_CFG_EQ_INIT | RW | 0x0 | |
14:12 | PCIESS2_PCS_TEST_OSEL | RW | 0x0 | |
11:10 | RESERVED | R | 0x0 | |
9 | PCIESS2_PCS_TEST_LSEL | RW | 0x0 | |
8 | RESERVED | R | 0x0 | |
7:6 | PCIESS2_PCS_ERR_MODE | RW | 0x0 | |
5 | PCIESS2_PCS_L1_SLEEP | RW | 0x0 | |
4 | PCIESS2_PCS_TEST_MODE | RW | 0x0 | |
3:2 | PCIESS2_PCS_ERR_LN_EN | RW | 0x0 | |
1 | RESERVED | R | 0x0 | |
0 | PCIESS2_PCS_SHORT_TIMES | RW | 0x0 |
Address Offset | 0x0000 1C34 | ||||
Physical Address | 0x4A00 3C34 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | PCIESS_PCS_RC_DELAY_COUNT | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | Reserved | R | 0x0 |
23:16 | PCIESS_PCS_RC_DELAY_COUNT | Set to 0x96 for proper functional and compliance-mode behavior on both PCIESS1 and PCIESS2. | RW | 0x0 |
15:0 | RESERVED | Reserved | R | 0x0 |
Address Offset | 0x0000 1C38 | ||||
Physical Address | 0x4A00 3C38 | Instance | CTRL_MODULE_CORE | ||
Description | pcs_revision | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | PCIESS2_PCS_REVISION | PCIESS1_PCS_REVISION | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:23 | PCIESS2_PCS_REVISION | R | 0x0 | |
22:20 | PCIESS1_PCS_REVISION | R | 0x0 | |
19:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 1C3C | ||||
Physical Address | 0x4A00 3C3C | Instance | CTRL_MODULE_CORE | ||
Description | serdes control selection PCIE C0 (0 default) vs PCIE B1 (1) | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | PCIE_B1C0_MODE_SEL | RESERVED | PCIE_B0_B1_TSYNCEN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0 | |
2 | PCIE_B1C0_MODE_SEL | 0x0: PCIESS1 x1 Mode and/or PCIESS2 x1 Mode 0x1: PCIESS1 x2 Mode, PCIESS2 Unused | RW | 0x0 |
1 | RESERVED | R | 0x0 | |
0 | PCIE_B0_B1_TSYNCEN | 0x0: PCIESS1 x1 Mode and/or PCIESS2 x1 Mode 0x1: PCIESS1 x2 Mode, PCIESS2 Unused | RW | 0x0 |
Address Offset | 0x0000 1C40 | ||||
Physical Address | 0x4A00 3C40 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PCIESS1_PWRCTL_CLKFREQ | PCIESS1_PWRCTL_CMD | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | PCIESS1_PWRCTL_CLKFREQ | Frequency of SYSCLK1 in MHz (rounded). For example, for 20MHz, program 0x14. | RW | 0x0 |
21:14 | PCIESS1_PWRCTL_CMD | Powers up/down the PCIESS1_PHY_TX and PCIESS1_PHY_RX modules. 0x0: Powers down PCIESS1_PHY_TX and PCIESS1_PHY_RX 0x1: Powers up PCIESS1_PHY_RX 0x2: Powers up PCIESS1_PHY_TX 0x3: Powers up PCIESS1_PHY_TX and PCIESS1_PHY_RX 0x4-0xFF: Reserved | RW | 0x0 |
13:0 | RESERVED | Reserved | R | 0x0 |
Address Offset | 0x0000 1C44 | ||||
Physical Address | 0x4A00 3C44 | Instance | CTRL_MODULE_CORE | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PCIESS2_PWRCTL_CLKFREQ | PCIESS2_PWRCTL_CMD | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | PCIESS2_PWRCTL_CLKFREQ | Frequency of SYSCLK1 in MHz (rounded). For example, for 20MHz, program 0x14. | RW | 0x0 |
21:14 | PCIESS2_PWRCTL_CMD | Powers up/down the PCIESS2_PHY_TX and PCIESS2_PHY_RX modules. 0x0: Powers down PCIESS2_PHY_TX and PCIESS2_PHY_RX 0x1: Powers up PCIESS2_PHY_RX 0x2: Powers up PCIESS2_PHY_TX 0x3: Powers up PCIESS2_PHY_TX and PCIESS2_PHY_RX 0x4-0xFF: Reserved | RW | 0x0 |
13:0 | RESERVED | Reserved | R | 0x0 |
Register Name | Type | Register Width (Bits) | Address Offset | CTRL_MODULE_WKUP Base Address |
---|---|---|---|---|
RESERVED_a (a = 0 to 63) | R | 32 | 0x0000 0000 + (a*4) | 0x4AE0 C000 + (a*4) |
CTRL_WKUP_SEC_CTRL | RW | 32 | 0x0000 0100 | 0x4AE0 C100 |
RESERVED | R | 32 | 0x0000 0104 | 0x4AE0 C104 |
CTRL_WKUP_SEC_TAP | RW | 32 | 0x0000 0108 | 0x4AE0 C108 |
CTRL_WKUP_OCPREG_SPARE | RW | 32 | 0x0000 010C | 0x4AE0 C10C |
CTRL_WKUP_SECURE_EMIF1_SDRAM_CONFIG | RW | 32 | 0x0000 0110 | 0x4AE0 C110 |
RESERVED | R | 32 | 0x0000 0114 | 0x4AE0 C114 |
CTRL_WKUP_SECURE_EMIF2_SDRAM_CONFIG | RW | 32 | 0x0000 0118 | 0x4AE0 C118 |
RESERVED_i (i = 0 to 6) | R | 32 | 0x0000 011C + (i*4) | 0x4AE0 C11C + (i*4) |
CTRL_WKUP_STD_FUSE_USB_CONF | R | 32 | 0x0000 0138 | 0x4AE0 C138 |
CTRL_WKUP_STD_FUSE_CONF | R | 32 | 0x0000 013C | 0x4AE0 C13C |
RESERVED | R | 32 | 0x0000 0140 | 0x4AE0 C140 |
CTRL_WKUP_EMIF1_SDRAM_CONFIG_EXT | RW | 32 | 0x0000 0144 | 0x4AE0 C144 |
CTRL_WKUP_EMIF2_SDRAM_CONFIG_EXT | RW | 32 | 0x0000 0148 | 0x4AE0 C148 |
CTRL_WKUP_EMIF1_SDRAM_CONFIG_EXT_1 | R | 32 | 0x0000 014C | 0x4AE0 C14C |
CTRL_WKUP_EMIF2_SDRAM_CONFIG_EXT_2 | R | 32 | 0x0000 0150 | 0x4AE0 C150 |
CTRL_WKUP_LDOVBB_GPU_VOLTAGE_CTRL | RW | 32 | 0x0000 0154 | 0x4AE0 C154 |
CTRL_WKUP_LDOVBB_MPU_VOLTAGE_CTRL | RW | 32 | 0x0000 0158 | 0x4AE0 C158 |
CTRL_WKUP_LDOSRAM_GPU_VOLTAGE_CTRL | RW | 32 | 0x0000 015C | 0x4AE0 C15C |
CTRL_WKUP_LDOSRAM_MPU_VOLTAGE_CTRL | RW | 32 | 0x0000 0160 | 0x4AE0 C160 |
CTRL_WKUP_LDOSRAM_CORE_VOLTAGE_CTRL | RW | 32 | 0x0000 0164 | 0x4AE0 C164 |
CTRL_WKUP_LDOSRAM_MPU_2_VOLTAGE_CTRL | RW | 32 | 0x0000 0168 | 0x4AE0 C168 |
RESERVED_j (j = 0 to 36) | R | 32 | 0x0000 016C + (j*4) | 0x4AE0 C16C + (j*4) |
CTRL_WKUP_STD_FUSE_DIE_ID_0 | R | 32 | 0x0000 0200 | 0x4AE0 C200 |
CTRL_WKUP_ID_CODE | R | 32 | 0x0000 0204 | 0x4AE0 C204 |
CTRL_WKUP_STD_FUSE_DIE_ID_1 | R | 32 | 0x0000 0208 | 0x4AE0 C208 |
CTRL_WKUP_STD_FUSE_DIE_ID_2 | R | 32 | 0x0000 020C | 0x4AE0 C20C |
CTRL_WKUP_STD_FUSE_DIE_ID_3 | R | 32 | 0x0000 0210 | 0x4AE0 C210 |
CTRL_WKUP_STD_FUSE_PROD_ID_0 | R | 32 | 0x0000 0214 | 0x4AE0 C214 |
RESERVED_k (k = 0 to 292) | R | 32 | 0x0000 0218 + (k*4) | 0x4AE0 C218 + (k*4) |
CTRL_WKUP_CONTROL_XTAL_OSCILLATOR | RW | 32 | 0x0000 05AC | 0x4AE0 C5AC |
RESERVED | R | 32 | 0x0000 05B0 | 0x4AE0 C5B0 |
RESERVED | R | 32 | 0x0000 05B4 | 0x4AE0 C5B4 |
RESERVED | R | 32 | 0x0000 05B8 | 0x4AE0 C5B8 |
RESERVED | R | 32 | 0x0000 05BC | 0x4AE0 C5BC |
RESERVED | R | 32 | 0x0000 05C0 | 0x4AE0 C5C0 |
RESERVED | R | 32 | 0x0000 05C4 | 0x4AE0 C5C4 |
CTRL_WKUP_EFUSE_1 | RW | 32 | 0x0000 05C8 | 0x4AE0 C5C8 |
CTRL_WKUP_EFUSE_2 | RW | 32 | 0x0000 05CC | 0x4AE0 C5CC |
CTRL_WKUP_EFUSE_3 | RW | 32 | 0x0000 05D0 | 0x4AE0 C5D0 |
CTRL_WKUP_EFUSE_4 | RW | 32 | 0x0000 05D4 | 0x4AE0 C5D4 |
RESERVED_m (m = 0 to 7) | R | 32 | 0x0000 05D8 + (m*4) | 0x4AE0 C5D8 + (m*4) |
CTRL_WKUP_EFUSE_13 | RW | 32 | 0x0000 05F8 | 0x4AE0 C5F8 |
Address Offset | 0x0000 0100 | ||||
Physical Address | 0x4AE0 C100 | Instance | CTRL_MODULE_WKUP | ||
Description | Control Register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SECCTRLWRDISABLE | RESERVED | SECURE_EMIF_CONFIG_RO_EN | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | SECCTRLWRDISABLE | Control Register write disable control. 0x0 = Write in this register is allowed 0x1 = Write in this register is forbidden | RW | 0x0 |
30:5 | RESERVED | R | 0x0 | |
4 | SECURE_EMIF_CONFIG_RO_EN | Access mode for registers: CTRL_WKUP_EMIF1_SDRAM_CONFIG CTRL_WKUP_EMIF2_SDRAM_CONFIG 0x0 = These registers are RW 0x1 = These registers are RO | RW | 0x0 |
3:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0108 | ||
Physical Address | 0x4AE0 C108 | Instance | CTRL_MODULE_WKUP |
Description | TAP controllers register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SECTAPWR_DISABLE | RESERVED | RESERVED | RESERVED | IPU2_TAPENABLE | DSP2_TAPENABLE | JTAGEXT_TAPENABLE | IVA_TAPENABLE | MPUGLOBALDEBUG_ENABLE | RESERVED | IEEE1500_ENABLE | P1500_ENABLE | IPU1_TAPENABLE | DSP1_TAPENABLE | DAP_TAPENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | SECTAPWR_DISABLE | TAP controllers register write disable control | RW | 0x0 |
0x0: Write in this register is allowed | Woco | |||
0x1: Write in this register is forbidden | ||||
30:27 | RESERVED | R | 0x0 | |
26 | RESERVED | Reserved. This bit must not be modified. | RW | 0x1 |
25:14 | RESERVED | R | 0x0 | |
13 | IPU2_TAPENABLE | IPU2 TAP control | RW | 0x1 |
0x0: IPU2 TAP controller is disabled | ||||
0x1: IPU2 TAP controller is enabled | ||||
12 | DSP2_TAPENABLE | DSP2 TAP control | RW | 0x1 |
0x0: DSP2 TAP controller is disabled | ||||
0x1: DSP2 TAP controller is enabled | ||||
11 | JTAGEXT_TAPENABLE | External JTAG expansion TAP control. | RW | 0x1 |
0x0: external JTAG TAP controller is disabled | ||||
0x1: external JTAG TAP controller is enabled | ||||
10 | IVA_TAPENABLE | IVA TAP control | RW | 0x1 |
0x0: IVA TAP controller is disabled | ||||
0x1: IVA TAP controller is enabled | ||||
9 | MPUGLOBALDEBUG_ENABLE | MPU TAP control | RW | 0x1 |
0x0: MPU TAP controller is disabled | ||||
0x1: MPU TAP controller is enabled | ||||
8:5 | RESERVED | R | 0x0 | |
4 | IEEE1500_ENABLE | IEEE1500 and P1500 access enable | RW | 0x1 |
0x0: P1500 controller is disabled | W1toClr | |||
0x1: P1500 controller is enabled | ||||
3 | P1500_ENABLE | P1500 access enable | RW | 0x1 |
0x0: P1500 controller is disabled | ||||
0x1: P1500 controller is enabled | ||||
2 | IPU1_TAPENABLE | IPU1 TAP control | RW | 0x1 |
0x0: IPU1 TAP controller is disabled | ||||
0x1: IPU1 TAP controller is enabled | ||||
1 | DSP1_TAPENABLE | DSP1 TAP control | RW | 0x1 |
0x0: DSP1 TAP controller is disabled | ||||
0x1: DSP1 TAP controller is enabled | ||||
0 | DAP_TAPENABLE | DAP TAP control | RW | 0x1 |
0x0: DAP TAP controller is disabled | ||||
0x1: DAP TAP controller is enabled |
Address Offset | 0x0000 010C | ||||
Physical Address | 0x4AE0 C10C | Instance | CTRL_MODULE_WKUP | ||
Description | OCP Spare Register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OCPREG_SPARE31 | OCPREG_SPARE30 | OCPREG_SPARE29 | OCPREG_SPARE28 | OCPREG_SPARE27 | OCPREG_SPARE26 | OCPREG_SPARE25 | OCPREG_SPARE24 | OCPREG_SPARE23 | OCPREG_SPARE22 | OCPREG_SPARE21 | OCPREG_SPARE20 | OCPREG_SPARE19 | OCPREG_SPARE18 | OCPREG_SPARE17 | OCPREG_SPARE16 | OCPREG_SPARE15 | OCPREG_SPARE14 | OCPREG_SPARE13 | OCPREG_SPARE12 | OCPREG_SPARE11 | OCPREG_SPARE10 | OCPREG_SPARE9 | OCPREG_SPARE8 | OCPREG_SPARE7 | OCPREG_SPARE6 | OCPREG_SPARE5 | OCPREG_SPARE4 | OCPREG_SPARE3 | OCPREG_SPARE2 | OCPREG_SPARE1 | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | OCPREG_SPARE31 | OCP spare register 31 | RW | 0x0 |
30 | OCPREG_SPARE30 | OCP spare register 30 | RW | 0x0 |
29 | OCPREG_SPARE29 | OCP spare register 29 | RW | 0x0 |
28 | OCPREG_SPARE28 | OCP spare register 28 | RW | 0x0 |
27 | OCPREG_SPARE27 | OCP spare register 27 | RW | 0x0 |
26 | OCPREG_SPARE26 | OCP spare register 26 | RW | 0x0 |
25 | OCPREG_SPARE25 | OCP spare register 25 | RW | 0x0 |
24 | OCPREG_SPARE24 | OCP spare register 24 | RW | 0x0 |
23 | OCPREG_SPARE23 | OCP spare register 23 | RW | 0x0 |
22 | OCPREG_SPARE22 | OCP spare register 22 | RW | 0x0 |
21 | OCPREG_SPARE21 | OCP spare register 21 | RW | 0x0 |
20 | OCPREG_SPARE20 | OCP spare register 20 | RW | 0x0 |
19 | OCPREG_SPARE19 | OCP spare register 19 | RW | 0x0 |
18 | OCPREG_SPARE18 | OCP spare register 18 | RW | 0x0 |
17 | OCPREG_SPARE17 | OCP spare register 17 | RW | 0x0 |
16 | OCPREG_SPARE16 | OCP spare register 16 | RW | 0x0 |
15 | OCPREG_SPARE15 | OCP spare register 15 | RW | 0x0 |
14 | OCPREG_SPARE14 | OCP spare register 14 | RW | 0x0 |
13 | OCPREG_SPARE13 | OCP spare register 13 | RW | 0x0 |
12 | OCPREG_SPARE12 | OCP spare register 12 | RW | 0x0 |
11 | OCPREG_SPARE11 | OCP spare register 11 | RW | 0x0 |
10 | OCPREG_SPARE10 | OCP spare register 10 | RW | 0x0 |
9 | OCPREG_SPARE9 | OCP spare register 9 | RW | 0x0 |
8 | OCPREG_SPARE8 | OCP spare register 8 | RW | 0x0 |
7 | OCPREG_SPARE7 | OCP spare register 7 | RW | 0x0 |
6 | OCPREG_SPARE6 | OCP spare register 6 | RW | 0x0 |
5 | OCPREG_SPARE5 | OCP spare register 5 | RW | 0x0 |
4 | OCPREG_SPARE4 | OCP spare register 4 | RW | 0x0 |
3 | OCPREG_SPARE3 | OCP spare register 3 | RW | 0x0 |
2 | OCPREG_SPARE2 | OCP spare register 2 | RW | 0x0 |
1 | OCPREG_SPARE1 | OCP spare register 1 | RW | 0x0 |
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0110 | ||||
Physical Address | 0x4AE0 C110 | Instance | CTRL_MODULE_WKUP | ||
Description | EMIF1 SDRAM configuration register. Its values are exported to EMIF_SDRAM_CONFIG register at POR. For bit field descriptions see EMIF_SDRAM_CONFIG register in EMIF Controller, in Memory Subsystem. Write to this register is allowed if the CTRL_WKUP_SEC_CTRL[4] SECURE_EMIF_CONFIG_RO_EN bit is set to 0x0 (default). | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EMIF1_SDRAM_IBANK_POS | EMIF1_SDRAM_DDR_TERM | EMIF1_SDRAM_DDR2_DDQS | EMIF1_SDRAM_DYN_ODT | EMIF1_SDRAM_DDR_DISABLE_DLL | EMIF1_SDRAM_DRIVE | EMIF1_SDRAM_CWL | RESERVED | EMIF1_SDRAM_CL | EMIF1_SDRAM_ROWSIZE | EMIF1_SDRAM_IBANK | RESERVED | EMIF1_SDRAM_PAGESIZE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | RESERVED | R | 0x0 | |
28:27 | EMIF1_SDRAM_IBANK_POS | Internal bank position. | RW | 0x0 |
26:24 | EMIF1_SDRAM_DDR_TERM | DDR2 and DDR3 termination resistor value. | RW | 0x0 |
23 | EMIF1_SDRAM_DDR2_DDQS | DDR2 differential DQS enable. | RW | 0x1 |
22:21 | EMIF1_SDRAM_DYN_ODT | DDR3 Dynamic ODT. | RW | 0x0 |
20 | EMIF1_SDRAM_DDR_DISABLE_DLL | Disable DLL select. | RW | 0x0 |
19:18 | EMIF1_SDRAM_DRIVE | SDRAM drive strength. | RW | 0x0 |
17:16 | EMIF1_SDRAM_CWL | DDR3 CAS Write latency. | RW | 0x0 |
15:14 | RESERVED | R | 0x0 | |
13:10 | EMIF1_SDRAM_CL | CAS Latency. | RW | 0x0 |
9:7 | EMIF1_SDRAM_ROWSIZE | Row Size. | RW | 0x0 |
6:4 | EMIF1_SDRAM_IBANK | Internal Bank setup. | RW | 0x0 |
3 | RESERVED | R | 0x0 | |
2:0 | EMIF1_SDRAM_PAGESIZE | Page Size. | RW | 0x0 |
Address Offset | 0x0000 0118 | ||||
Physical Address | 0x4AE0 C118 | Instance | CTRL_MODULE_WKUP | ||
Description | EMIF2 SDRAM register. Its values are exported to EMIF_SDRAM_CONFIG register at POR. For bit field descriptions see EMIF_SDRAM_CONFIG register in EMIF Controller, in Memory Subsystem. Write to this register is allowed if the CTRL_WKUP_SEC_CTRL[4] SECURE_EMIF_CONFIG_RO_EN bit is set to 0x0 (default). | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EMIF2_SDRAM_IBANK_POS | EMIF2_SDRAM_DDR_TERM | EMIF2_SDRAM_DDR2_DDQS | EMIF2_SDRAM_DYN_ODT | EMIF2_SDRAM_DDR_DISABLE_DLL | EMIF2_SDRAM_DRIVE | EMIF2_SDRAM_CWL | RESERVED | EMIF2_SDRAM_CL | EMIF2_SDRAM_ROWSIZE | EMIF2_SDRAM_IBANK | RESERVED | EMIF2_SDRAM_PAGESIZE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | RESERVED | R | 0x0 | |
28:27 | EMIF2_SDRAM_IBANK_POS | Internal bank position. | RW | 0x0 |
26:24 | EMIF2_SDRAM_DDR_TERM | DDR2 and DDR3 termination resistor value. | RW | 0x0 |
23 | EMIF2_SDRAM_DDR2_DDQS | DDR2 differential DQS enable. | RW | 0x1 |
22:21 | EMIF2_SDRAM_DYN_ODT | DDR3 Dynamic ODT. | RW | 0x0 |
20 | EMIF2_SDRAM_DDR_DISABLE_DLL | Disable DLL select. | RW | 0x0 |
19:18 | EMIF2_SDRAM_DRIVE | SDRAM drive strength. | RW | 0x0 |
17:16 | EMIF2_SDRAM_CWL | DDR3 CAS Write latency. | RW | 0x0 |
15:14 | RESERVED | R | 0x0 | |
13:10 | EMIF2_SDRAM_CL | CAS Latency. | RW | 0x0 |
9:7 | EMIF2_SDRAM_ROWSIZE | Row Size. | RW | 0x0 |
6:4 | EMIF2_SDRAM_IBANK | Internal Bank setup. | RW | 0x0 |
3 | RESERVED | R | 0x0 | |
2:0 | EMIF2_SDRAM_PAGESIZE | Page Size. | RW | 0x0 |
Address Offset | 0x0000 0138 | ||||
Physical Address | 0x4AE0 C138 | Instance | CTRL_MODULE_WKUP | ||
Description | Standard Fuse conf [31:0]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
USB_PROD_ID | USB_VENDOR_ID |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | USB_PROD_ID | USB Product Identification | R | 0x0 |
15:0 | USB_VENDOR_ID | USB Vendor Identification | R | 0x0 |
Address Offset | 0x0000 013C | ||||
Physical Address | 0x4AE0 C13C | Instance | CTRL_MODULE_WKUP | ||
Description | Standard Fuse conf [63:32]. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STD_FUSE_EMIF2_INITREF_DEF_DIS | STD_FUSE_EMIF2_DDR3_LPDDR2N | STD_FUSE_EMIF1_INITREF_DEF_DIS | STD_FUSE_EMIF1_DDR3_LPDDR2N | RESERVED | STD_FUSE_HDCP_ENABLE | RESERVED | STD_FUSE_CH_SPEEDUP_DISABLE | RESERVED | STD_FUSE_SGX540_3D_CLOCK_SOURCE | STD_FUSE_SGX540_3D_DISABLE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x- | |
21 | STD_FUSE_EMIF2_INITREF_DEF_DIS | Disable EMIF2 DDR refresh and initialization sequence 0x1 = refresh and initialization sequence are disabled 0x0 = refresh and initialization sequence are enabled | R | 0x- |
20 | STD_FUSE_EMIF2_DDR3_LPDDR2N | EMIF2 DDR3 0x1= DDR3 configured 0x0 = reserved | R | 0x- |
19 | STD_FUSE_EMIF1_INITREF_DEF_DIS | Disable EMIF1 DDR refresh and initialization sequence 0x1 = refresh and initialization sequence are disabled 0x0 = refresh and initialization sequence are enabled | R | 0x- |
18 | STD_FUSE_EMIF1_DDR3_LPDDR2N | EMIF1 DDR3 0x1 = DDR3 configured 0x0 = reserved | R | 0x- |
17 | RESERVED | R | 0x- | |
16 | STD_FUSE_HDCP_ENABLE | Enable hdcp 0x0 = enables hdcp 0x1 = disables hdcp | R | 0x- |
15:13 | RESERVED | R | 0x- | |
12 | STD_FUSE_CH_SPEEDUP_DISABLE | ROM code settings for configuration header block and speedup block. Only SW access (no hardware access). 0x0 = enables CH and speedup 0x1 = disables CH and speedup | R | 0x- |
11:5 | RESERVED | R | 0x- | |
4 | STD_FUSE_SGX540_3D_CLOCK_SOURCE | Functional clock selection for the 3D accelerator engine 0x0 = GPU is fully enabled (DPLL_CORE/PER) 0x1 = GPU is partially enabled (DPLL_PER/8 max) | R | 0x- |
3 | STD_FUSE_SGX540_3D_DISABLE | Disable the 3D accelerator engine 0x1 = SGX is disabled 0x0 = SGX is enabled | R | 0x- |
2:0 | RESERVED | R | 0x- |
Address Offset | 0x0000 0144 | ||||
Physical Address | 0x4AE0 C144 | Instance | CTRL_MODULE_WKUP | ||
Description | SLICE register for emif1 and emif2 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EMIF1_NARROW_ONLY | EMIF1_EN_ECC | EMIF1_REG_PHY_NUM_OF_SAMPLES | EMIF1_REG_PHY_SEL_LOGIC | EMIF1_REG_PHY_ALL_DQ_MPR_RD_RESP | EMIF1_REG_PHY_OUTPUT_STATUS_SELECT | RESERVED | EMIF1_SDRAM_DISABLE_RESET | EMIF1_PHY_RD_LOCAL_ODT | RESERVED | EMIF1_DFI_CLOCK_PHASE_CTRL | EMIF1_EN_SLICE_2 | EMIF1_EN_SLICE_1 | EMIF1_EN_SLICE_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | R | 0x0 | |
17 | EMIF1_NARROW_ONLY | EMIF1 operates in narrow mode, to allow for data macros to be powered down to save power 0x0 = narrow mode disabled 0x1 = narrow mode enabled | RW | 0x0 |
16 | EMIF1_EN_ECC | EMIF1 ECC enable 0x0 = ECC is disabled 0x1 = ECC is enabled | RW | 0x0 |
15:14 | EMIF1_REG_PHY_NUM_OF_SAMPLES | Controls the number of DQ samples required for read leveling. The recommended setting for full leveling is 0x3 (128 samples) . 0x0 = 4 samples 0x1 = 8 samples. 0x2 = 16 samples 0x3 = 128 samples | RW | 0x0 |
13 | EMIF1_REG_PHY_SEL_LOGIC | Selects an algorithm for read leveling. The use of algorithm 1 (set by default) is recommended. 0x0 = Algorithm 1 is used 0x1 = Algorithm 2 is used | RW | 0x0 |
12 | EMIF1_REG_PHY_ALL_DQ_MPR_RD_RESP | Analysis method of DQ bits during read leveling. 0x0: if the DRAM provides a read response on only one DQ bit (this can be any bit, since in this mode all 8 DQ bits are OR-ed together). This is the default setting and works with all memory types (memories send responses on all DQ bits or on a single DQ bit). 0x1: if the DRAM provides a read response on all DQ bits. | RW | 0x0 |
11:9 | EMIF1_REG_PHY_OUTPUT_STATUS_SELECT | Selects the status to be observed on the outputs of the DDR PHYs through CTRL_WKUP_EMIF1_SDRAM_CONFIG_EXT_1 register. 0x0 = selects phy_reg_rdlvl_start_ratio[7:0] 0x1 = selects phy_reg_rdlvl_start_ratio[15:8] 0x2 = selects phy_reg_rdlvl_end_ratio[7:0] 0x3 = selects phy_reg_rdlvl_end_ratio[15:8] | RW | 0x0 |
8 | RESERVED | R | 0x1 | |
7 | EMIF1_SDRAM_DISABLE_RESET | DDR3 SDRAM reset disable. 0x0 = DDR3 SDRAM reset signal is enabled. It can be asserted by EMIF 0x1 = DDR3 SDRAM reset signal is disabled. It is forbidden to EMIF to assert it. | RW | 0x0 |
6:5 | EMIF1_PHY_RD_LOCAL_ODT | Control of ODT (on – die termination) settings for the device DDR I/Os. ODT is enabled only during read operations when termination is required. 0x0 = ODT disabled 0x1= 60 Ohms 0x2 = 80 Ohms 0x3 =120 Ohms | RW | 0x0 |
4 | RESERVED | RW | 0x0 | |
3 | EMIF1_DFI_CLOCK_PHASE_CTRL | EMIF_FICLK clock phase control (shifting by 180°). For normal operation this bit must always be set to 0x0 (disabled). | RW | 0x0 |
2 | EMIF1_EN_SLICE_2 | Enable command PHY 2. When using DDR3 this bit can be set to 0x0 or 0x1. For lower power consumption 0x0 is used. | RW | 0x1 |
1 | EMIF1_EN_SLICE_1 | Enable command PHY 1. 0x1 is the mandatory setting if DDR3 is used. EMIF1_EN_SLICE_0 and EMIF1_EN_SLICE_1 have to be programmed with the same value. | RW | 0x1 |
0 | EMIF1_EN_SLICE_0 | Enable command PHY 0. 0x1 is the mandatory setting if DDR3 is used. EMIF1_EN_SLICE_0 and EMIF1_EN_SLICE_1 have to be programmed with the same value. | RW | 0x1 |
Address Offset | 0x0000 0148 | ||||
Physical Address | 0x4AE0 C148 | Instance | CTRL_MODULE_WKUP | ||
Description | SLICE register for emif1 and emif2 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EMIF2_NARROW_ONLY | RESERVED | EMIF2_REG_PHY_NUM_OF_SAMPLES | EMIF2_REG_PHY_SEL_LOGIC | EMIF2_REG_PHY_ALL_DQ_MPR_RD_RESP | EMIF2_REG_PHY_OUTPUT_STATUS_SELECT | RESERVED | EMIF2_SDRAM_DISABLE_RESET | EMIF2_PHY_RD_LOCAL_ODT | RESERVED | EMIF2_DFI_CLOCK_PHASE_CTRL | EMIF2_EN_SLICE_2 | EMIF2_EN_SLICE_1 | EMIF2_EN_SLICE_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | R | 0x0 | |
17 | EMIF2_NARROW_ONLY | EMIF2 operates in narrow mode, to allow for data macros to be powered down to save power 0x0 = narrow mode disabled 0x1 = narrow mode enabled | RW | 0x0 |
16 | RESERVED | R | 0x0 | |
15:14 | EMIF2_REG_PHY_NUM_OF_SAMPLES | Controls the number of DQ samples required for read leveling. The recommended setting for full leveling is 0x3 (128 samples) . 0x0 = 4 samples 0x1 = 8 samples. 0x2 = 16 samples 0x3 = 128 samples | RW | 0x0 |
13 | EMIF2_REG_PHY_SEL_LOGIC | Selects an algorithm for read leveling. The use of algorithm 1 (set by default) is recommended. 0x0 = Algorithm 1 is used 0x1 = Algorithm 2 is used | RW | 0x0 |
12 | EMIF2_REG_PHY_ALL_DQ_MPR_RD_RESP | Analysis method of DQ bits during read leveling. 0x0: if the DRAM provides a read response on only one DQ bit (this can be any bit, since in this mode all 8 DQ bits are OR-ed together). This is the default setting and works with all memory types (memories send responses on all DQ bits or on a single DQ bit). 0x1: if the DRAM provides a read response on all DQ bits. | RW | 0x0 |
11:9 | EMIF2_REG_PHY_OUTPUT_STATUS_SELECT | Selects the status to be observed on the outputs of the DDR PHYs through CTRL_WKUP_EMIF2_SDRAM_CONFIG_EXT_2 register. 0x0 = selects phy_reg_rdlvl_start_ratio[7:0] 0x1 = selects phy_reg_rdlvl_start_ratio[15:8] 0x2 = selects phy_reg_rdlvl_end_ratio[7:0] 0x3 = selects phy_reg_rdlvl_end_ratio[15:8] | RW | 0x0 |
8 | RESERVED | R | 0x1 | |
7 | EMIF2_SDRAM_DISABLE_RESET | DDR3 SDRAM reset disable. 0x0 = DDR3 SDRAM reset signal is enabled. It can be asserted by EMIF 0x1 = DDR3 SDRAM reset signal is disabled. It is forbidden to EMIF to assert it. | RW | 0x0 |
6:5 | EMIF2_PHY_RD_LOCAL_ODT | Control of ODT (on – die termination) settings for the device DDR I/Os. ODT is enabled only during read operations when termination is required. 0x0 = ODT disabled 0x1= 60 Ohms 0x2 = 80 Ohms 0x3 =120 Ohms | RW | 0x0 |
4 | RESERVED | R | 0x0 | |
3 | EMIF2_DFI_CLOCK_PHASE_CTRL | EMIF_FICLK clock phase control (shifting by 180°). For normal operation this bit must always be set to 0x0 (disabled). | RW | 0x0 |
2 | EMIF2_EN_SLICE_2 | Enable command PHY 2. When using DDR3 this bit can be set to 0x0 or 0x1. For lower power consumption 0x0 is used. | RW | 0x1 |
1 | EMIF2_EN_SLICE_1 | Enable command PHY 1. 0x1 is the mandatory setting if DDR3 is used. EMIF2_EN_SLICE_0 and EMIF2_EN_SLICE_1 have to be programmed with the same value. | RW | 0x1 |
0 | EMIF2_EN_SLICE_0 | Enable command PHY 0. 0x1 is the mandatory setting if DDR3 is used. EMIF2_EN_SLICE_0 and EMIF2_EN_SLICE_1 have to be programmed with the same value. | RW | 0x1 |
Address Offset | 0x0000 014C | ||||
Physical Address | 0x4AE0 C14C | Instance | CTRL_MODULE_WKUP | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EMIF1_PHY_REG_READ_DATA_EYE_LVL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EMIF1_PHY_REG_READ_DATA_EYE_LVL | R | 0x0 |
Address Offset | 0x0000 0150 | ||||
Physical Address | 0x4AE0 C150 | Instance | CTRL_MODULE_WKUP | ||
Description | |||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EMIF2_PHY_REG_READ_DATA_EYE_LVL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EMIF2_PHY_REG_READ_DATA_EYE_LVL | R | 0x0 |
Address Offset | 0x0000 0154 | ||||
Physical Address | 0x4AE0 C154 | Instance | CTRL_MODULE_WKUP | ||
Description | GPU Voltage Body Bias LDO Control register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOVBBGPU_FBB_MUX_CTRL | LDOVBBGPU_FBB_VSET_IN | LDOVBBGPU_FBB_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:11 | RESERVED | R | 0x0 | |
10 | LDOVBBGPU_FBB_MUX_CTRL | Override control of EFUSE Forward Body Bias voltage value 0x0 = efuse value is used 0x1 = override value is used | RW | 0x0 |
9:5 | LDOVBBGPU_FBB_VSET_IN | EFUSE Forward Body Bias voltage value | R | 0x0 |
4:0 | LDOVBBGPU_FBB_VSET_OUT | Override value for Forward Body Bias voltage. If ABB is used, depending on the OPP this bit field should be loaded with a value read from one of the CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_x[24:20] VSETABB bit fields. This value applies if LDOVBBGPU_FBB_MUX_CTRL is set to 0x1. | RW | 0x0 |
Address Offset | 0x0000 0158 | ||||
Physical Address | 0x4AE0 C158 | Instance | CTRL_MODULE_WKUP | ||
Description | MPU Voltage Body Bias LDO Control register | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOVBBMPU_FBB_MUX_CTRL | LDOVBBMPU_FBB_VSET_IN | LDOVBBMPU_FBB_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:11 | RESERVED | R | 0x0 | |
10 | LDOVBBMPU_FBB_MUX_CTRL | Override control of EFUSE Forward Body Bias voltage value 0x0 = efuse value is used 0x1 = override value is used | RW | 0x0 |
9:5 | LDOVBBMPU_FBB_VSET_IN | EFUSE Forward Body Bias voltage value | R | 0x0 |
4:0 | LDOVBBMPU_FBB_VSET_OUT | Override value for Forward Body Bias voltage. If ABB is used, depending on the OPP this bit field should be loaded with a value read from one of the CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_x[24:20] VSETABB bit fields. This value applies if LDOVBBMPU_FBB_MUX_CTRL is set to 0x1. | RW | 0x0 |
Address Offset | 0x0000 015C | ||
Physical Address | 0x4AE0 C15C | Instance | CTRL_MODULE_WKUP |
Description | GPU SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMGPU_RETMODE_MUX_CTRL | LDOSRAMGPU_RETMODE_VSET_IN | LDOSRAMGPU_RETMODE_VSET_OUT | RESERVED | LDOSRAMGPU_ACTMODE_MUX_CTRL | LDOSRAMGPU_ACTMODE_VSET_IN | LDOSRAMGPU_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMGPU_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMGPU_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMGPU_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMGPU_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMGPU_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMGPU_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 0160 | ||
Physical Address | 0x4AE0 C160 | Instance | CTRL_MODULE_WKUP |
Description | MPU SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMMPU_RETMODE_MUX_CTRL | LDOSRAMMPU_RETMODE_VSET_IN | LDOSRAMMPU_RETMODE_VSET_OUT | RESERVED | LDOSRAMMPU_ACTMODE_MUX_CTRL | LDOSRAMMPU_ACTMODE_VSET_IN | LDOSRAMMPU_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMMPU_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMMPU_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMMPU_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMMPU_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMMPU_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMMPU_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 0164 | ||
Physical Address | 0x4AE0 C164 | Instance | CTRL_MODULE_WKUP |
Description | Core SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMCORE_RETMODE_MUX_CTRL | LDOSRAMCORE_RETMODE_VSET_IN | LDOSRAMCORE_RETMODE_VSET_OUT | RESERVED | LDOSRAMCORE_ACTMODE_MUX_CTRL | LDOSRAMCORE_ACTMODE_VSET_IN | LDOSRAMCORE_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMCORE_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMCORE_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMCORE_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMCORE_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMCORE_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMCORE_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 0168 | ||
Physical Address | 0x4AE0 C168 | Instance | CTRL_MODULE_WKUP |
Description | MPU 2nd SRAM LDO Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LDOSRAMMPU_2_RETMODE_MUX_CTRL | LDOSRAMMPU_2_RETMODE_VSET_IN | LDOSRAMMPU_2_RETMODE_VSET_OUT | RESERVED | LDOSRAMMPU_2_ACTMODE_MUX_CTRL | LDOSRAMMPU_2_ACTMODE_VSET_IN | LDOSRAMMPU_2_ACTMODE_VSET_OUT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:27 | RESERVED | R | 0x0 | |
26 | LDOSRAMMPU_2_RETMODE_MUX_CTRL | Override control of EFUSE Retention Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
25:21 | LDOSRAMMPU_2_RETMODE_VSET_IN | EFUSE Retention Mode Voltage value (vset[9:5]) | R | 0x0 |
20:16 | LDOSRAMMPU_2_RETMODE_VSET_OUT | Override value for Retention Mode Voltage | RW | 0x0 |
15:11 | RESERVED | R | 0x0 | |
10 | LDOSRAMMPU_2_ACTMODE_MUX_CTRL | Override control of EFUSE Active Mode Voltage value | RW | 0x0 |
0x0: eFuse value is used | ||||
0x1: Override value is used | ||||
9:5 | LDOSRAMMPU_2_ACTMODE_VSET_IN | EFUSE Active Mode Voltage value (vset[4:0]) | R | 0x0 |
4:0 | LDOSRAMMPU_2_ACTMODE_VSET_OUT | Override value for Active Mode Voltage value | RW | 0x0 |
Address Offset | 0x0000 0200 | ||||
Physical Address | 0x4AE0 C200 | Instance | CTRL_MODULE_WKUP | ||
Description | Die ID Register : Part 0. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_DIE_ID_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_DIE_ID_0 | R | 0x0 |
Address Offset | 0x0000 0204 | ||||
Physical Address | 0x4AE0 C204 | Instance | CTRL_MODULE_WKUP | ||
Description | ID_CODE Key Register | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_IDCODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_IDCODE | R | 0x0 |
Address Offset | 0x0000 0208 | ||||
Physical Address | 0x4AE0 C208 | Instance | CTRL_MODULE_WKUP | ||
Description | Die ID Register : Part 1. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_DIE_ID_1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_DIE_ID_1 | R | 0x0 |
Address Offset | 0x0000 020C | ||||
Physical Address | 0x4AE0 C20C | Instance | CTRL_MODULE_WKUP | ||
Description | Die ID Register : Part 2. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_DIE_ID_2 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_DIE_ID_2 | R | 0x0 |
Address Offset | 0x0000 0210 | ||||
Physical Address | 0x4AE0 C210 | Instance | CTRL_MODULE_WKUP | ||
Description | Die ID Register : Part 3. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_DIE_ID_3 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_DIE_ID_3 | R | 0x0 |
Address Offset | 0x0000 0214 | ||||
Physical Address | 0x4AE0 C214 | Instance | CTRL_MODULE_WKUP | ||
Description | Prod ID Register : Part 0. Register shows part of the chip eFuse configuration on the OCP interface. Reading at the address of one of these registers provides a direct view into a part of the eFuse chain. | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STD_FUSE_PROD_ID |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STD_FUSE_PROD_ID | R | 0x0 |
Address Offset | 0x0000 05AC | ||||
Physical Address | 0x4AE0 C5AC | Instance | CTRL_MODULE_WKUP | ||
Description | XTAL OSCILLATOR control | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OSCILLATOR0_BOOST | OSCILLATOR0_OS_OUT | OSCILLATOR1_BOOST | OSCILLATOR1_OS_OUT | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | OSCILLATOR0_BOOST | Fast startup control of OSC0 0x0 = Fast startup is disabled 0x1 = Fast startup is enabled | RW | 0x1 |
30 | OSCILLATOR0_OS_OUT | Oscillator output of OSC0 0x0 = low to high transition in BOOST mode 0x1 = BOOST is disabled | R | 0x0 |
29 | OSCILLATOR1_BOOST | Fast startup control of OSC1 0x0 = Fast startup is disabled 0x1 = Fast startup is enabled | RW | 0x1 |
28 | OSCILLATOR1_OS_OUT | Oscillator output of OSC1 0x0 = low to high transition in BOOST mode 0x1 = BOOST is disabled | R | 0x0 |
27:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 05C8 | ||||
Physical Address | 0x4AE0 C5C8 | Instance | CTRL_MODULE_WKUP | ||
Description | EFUSE compensation 1 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRDIFF_PTV_NORTH_SIDE_N5 | DDRDIFF_PTV_NORTH_SIDE_N4 | DDRDIFF_PTV_NORTH_SIDE_N3 | DDRDIFF_PTV_NORTH_SIDE_N2 | DDRDIFF_PTV_NORTH_SIDE_N1 | DDRDIFF_PTV_NORTH_SIDE_N0 | DDRDIFF_PTV_NORTH_SIDE_P5 | DDRDIFF_PTV_NORTH_SIDE_P4 | DDRDIFF_PTV_NORTH_SIDE_P3 | DDRDIFF_PTV_NORTH_SIDE_P2 | DDRDIFF_PTV_NORTH_SIDE_P1 | DDRDIFF_PTV_NORTH_SIDE_P0 | DDRDIFF_PTV_EAST_SIDE_N5 | DDRDIFF_PTV_EAST_SIDE_N4 | DDRDIFF_PTV_EAST_SIDE_N3 | DDRDIFF_PTV_EAST_SIDE_N2 | DDRDIFF_PTV_EAST_SIDE_N1 | DDRDIFF_PTV_EAST_SIDE_N0 | DDRDIFF_PTV_EAST_SIDE_P5 | DDRDIFF_PTV_EAST_SIDE_P4 | DDRDIFF_PTV_EAST_SIDE_P3 | DDRDIFF_PTV_EAST_SIDE_P2 | DDRDIFF_PTV_EAST_SIDE_P1 | DDRDIFF_PTV_EAST_SIDE_P0 | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | DDRDIFF_PTV_NORTH_SIDE_N5 | RW | 0x0 | |
30 | DDRDIFF_PTV_NORTH_SIDE_N4 | RW | 0x0 | |
29 | DDRDIFF_PTV_NORTH_SIDE_N3 | RW | 0x0 | |
28 | DDRDIFF_PTV_NORTH_SIDE_N2 | RW | 0x0 | |
27 | DDRDIFF_PTV_NORTH_SIDE_N1 | RW | 0x0 | |
26 | DDRDIFF_PTV_NORTH_SIDE_N0 | RW | 0x0 | |
25 | DDRDIFF_PTV_NORTH_SIDE_P5 | RW | 0x0 | |
24 | DDRDIFF_PTV_NORTH_SIDE_P4 | RW | 0x0 | |
23 | DDRDIFF_PTV_NORTH_SIDE_P3 | RW | 0x0 | |
22 | DDRDIFF_PTV_NORTH_SIDE_P2 | RW | 0x0 | |
21 | DDRDIFF_PTV_NORTH_SIDE_P1 | RW | 0x0 | |
20 | DDRDIFF_PTV_NORTH_SIDE_P0 | RW | 0x0 | |
19 | DDRDIFF_PTV_EAST_SIDE_N5 | RW | 0x0 | |
18 | DDRDIFF_PTV_EAST_SIDE_N4 | RW | 0x0 | |
17 | DDRDIFF_PTV_EAST_SIDE_N3 | RW | 0x0 | |
16 | DDRDIFF_PTV_EAST_SIDE_N2 | RW | 0x0 | |
15 | DDRDIFF_PTV_EAST_SIDE_N1 | RW | 0x0 | |
14 | DDRDIFF_PTV_EAST_SIDE_N0 | RW | 0x0 | |
13 | DDRDIFF_PTV_EAST_SIDE_P5 | RW | 0x0 | |
12 | DDRDIFF_PTV_EAST_SIDE_P4 | RW | 0x0 | |
11 | DDRDIFF_PTV_EAST_SIDE_P3 | RW | 0x0 | |
10 | DDRDIFF_PTV_EAST_SIDE_P2 | RW | 0x0 | |
9 | DDRDIFF_PTV_EAST_SIDE_P1 | RW | 0x0 | |
8 | DDRDIFF_PTV_EAST_SIDE_P0 | RW | 0x0 | |
7:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 05CC | ||||
Physical Address | 0x4AE0 C5CC | Instance | CTRL_MODULE_WKUP | ||
Description | EFUSE compensation 2 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRDIFF_PTV_SOUTH_SIDE_N5 | DDRDIFF_PTV_SOUTH_SIDE_N4 | DDRDIFF_PTV_SOUTH_SIDE_N3 | DDRDIFF_PTV_SOUTH_SIDE_N2 | DDRDIFF_PTV_SOUTH_SIDE_N1 | DDRDIFF_PTV_SOUTH_SIDE_N0 | DDRDIFF_PTV_SOUTH_SIDE_P5 | DDRDIFF_PTV_SOUTH_SIDE_P4 | DDRDIFF_PTV_SOUTH_SIDE_P3 | DDRDIFF_PTV_SOUTH_SIDE_P2 | DDRDIFF_PTV_SOUTH_SIDE_P1 | DDRDIFF_PTV_SOUTH_SIDE_P0 | DDRDIFF_PTV_WEST_SIDE_N5 | DDRDIFF_PTV_WEST_SIDE_N4 | DDRDIFF_PTV_WEST_SIDE_N3 | DDRDIFF_PTV_WEST_SIDE_N2 | DDRDIFF_PTV_WEST_SIDE_N1 | DDRDIFF_PTV_WEST_SIDE_N0 | DDRDIFF_PTV_WEST_SIDE_P5 | DDRDIFF_PTV_WEST_SIDE_P4 | DDRDIFF_PTV_WEST_SIDE_P3 | DDRDIFF_PTV_WEST_SIDE_P2 | DDRDIFF_PTV_WEST_SIDE_P1 | DDRDIFF_PTV_WEST_SIDE_P0 | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | DDRDIFF_PTV_SOUTH_SIDE_N5 | RW | 0x0 | |
30 | DDRDIFF_PTV_SOUTH_SIDE_N4 | RW | 0x0 | |
29 | DDRDIFF_PTV_SOUTH_SIDE_N3 | RW | 0x0 | |
28 | DDRDIFF_PTV_SOUTH_SIDE_N2 | RW | 0x0 | |
27 | DDRDIFF_PTV_SOUTH_SIDE_N1 | RW | 0x0 | |
26 | DDRDIFF_PTV_SOUTH_SIDE_N0 | RW | 0x0 | |
25 | DDRDIFF_PTV_SOUTH_SIDE_P5 | RW | 0x0 | |
24 | DDRDIFF_PTV_SOUTH_SIDE_P4 | RW | 0x0 | |
23 | DDRDIFF_PTV_SOUTH_SIDE_P3 | RW | 0x0 | |
22 | DDRDIFF_PTV_SOUTH_SIDE_P2 | RW | 0x0 | |
21 | DDRDIFF_PTV_SOUTH_SIDE_P1 | RW | 0x0 | |
20 | DDRDIFF_PTV_SOUTH_SIDE_P0 | RW | 0x0 | |
19 | DDRDIFF_PTV_WEST_SIDE_N5 | RW | 0x0 | |
18 | DDRDIFF_PTV_WEST_SIDE_N4 | RW | 0x0 | |
17 | DDRDIFF_PTV_WEST_SIDE_N3 | RW | 0x0 | |
16 | DDRDIFF_PTV_WEST_SIDE_N2 | RW | 0x0 | |
15 | DDRDIFF_PTV_WEST_SIDE_N1 | RW | 0x0 | |
14 | DDRDIFF_PTV_WEST_SIDE_N0 | RW | 0x0 | |
13 | DDRDIFF_PTV_WEST_SIDE_P5 | RW | 0x0 | |
12 | DDRDIFF_PTV_WEST_SIDE_P4 | RW | 0x0 | |
11 | DDRDIFF_PTV_WEST_SIDE_P3 | RW | 0x0 | |
10 | DDRDIFF_PTV_WEST_SIDE_P2 | RW | 0x0 | |
9 | DDRDIFF_PTV_WEST_SIDE_P1 | RW | 0x0 | |
8 | DDRDIFF_PTV_WEST_SIDE_P0 | RW | 0x0 | |
7:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 05D0 | ||||
Physical Address | 0x4AE0 C5D0 | Instance | CTRL_MODULE_WKUP | ||
Description | EFUSE compensation 3 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRSE_PTV_NORTH_SIDE_N5 | DDRSE_PTV_NORTH_SIDE_N4 | DDRSE_PTV_NORTH_SIDE_N3 | DDRSE_PTV_NORTH_SIDE_N2 | DDRSE_PTV_NORTH_SIDE_N1 | DDRSE_PTV_NORTH_SIDE_N0 | DDRSE_PTV_NORTH_SIDE_P5 | DDRSE_PTV_NORTH_SIDE_P4 | DDRSE_PTV_NORTH_SIDE_P3 | DDRSE_PTV_NORTH_SIDE_P2 | DDRSE_PTV_NORTH_SIDE_P1 | DDRSE_PTV_NORTH_SIDE_P0 | DDRSE_PTV_EAST_SIDE_N5 | DDRSE_PTV_EAST_SIDE_N4 | DDRSE_PTV_EAST_SIDE_N3 | DDRSE_PTV_EAST_SIDE_N2 | DDRSE_PTV_EAST_SIDE_N1 | DDRSE_PTV_EAST_SIDE_N0 | DDRSE_PTV_EAST_SIDE_P5 | DDRSE_PTV_EAST_SIDE_P4 | DDRSE_PTV_EAST_SIDE_P3 | DDRSE_PTV_EAST_SIDE_P2 | DDRSE_PTV_EAST_SIDE_P1 | DDRSE_PTV_EAST_SIDE_P0 | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | DDRSE_PTV_NORTH_SIDE_N5 | RW | 0x0 | |
30 | DDRSE_PTV_NORTH_SIDE_N4 | RW | 0x0 | |
29 | DDRSE_PTV_NORTH_SIDE_N3 | RW | 0x0 | |
28 | DDRSE_PTV_NORTH_SIDE_N2 | RW | 0x0 | |
27 | DDRSE_PTV_NORTH_SIDE_N1 | RW | 0x0 | |
26 | DDRSE_PTV_NORTH_SIDE_N0 | RW | 0x0 | |
25 | DDRSE_PTV_NORTH_SIDE_P5 | RW | 0x0 | |
24 | DDRSE_PTV_NORTH_SIDE_P4 | RW | 0x0 | |
23 | DDRSE_PTV_NORTH_SIDE_P3 | RW | 0x0 | |
22 | DDRSE_PTV_NORTH_SIDE_P2 | RW | 0x0 | |
21 | DDRSE_PTV_NORTH_SIDE_P1 | RW | 0x0 | |
20 | DDRSE_PTV_NORTH_SIDE_P0 | RW | 0x0 | |
19 | DDRSE_PTV_EAST_SIDE_N5 | RW | 0x0 | |
18 | DDRSE_PTV_EAST_SIDE_N4 | RW | 0x0 | |
17 | DDRSE_PTV_EAST_SIDE_N3 | RW | 0x0 | |
16 | DDRSE_PTV_EAST_SIDE_N2 | RW | 0x0 | |
15 | DDRSE_PTV_EAST_SIDE_N1 | RW | 0x0 | |
14 | DDRSE_PTV_EAST_SIDE_N0 | RW | 0x0 | |
13 | DDRSE_PTV_EAST_SIDE_P5 | RW | 0x0 | |
12 | DDRSE_PTV_EAST_SIDE_P4 | RW | 0x0 | |
11 | DDRSE_PTV_EAST_SIDE_P3 | RW | 0x0 | |
10 | DDRSE_PTV_EAST_SIDE_P2 | RW | 0x0 | |
9 | DDRSE_PTV_EAST_SIDE_P1 | RW | 0x0 | |
8 | DDRSE_PTV_EAST_SIDE_P0 | RW | 0x0 | |
7:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 05D4 | ||||
Physical Address | 0x4AE0 C5D4 | Instance | CTRL_MODULE_WKUP | ||
Description | EFUSE compensation 4 | ||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DDRSE_PTV_SOUTH_SIDE_N5 | DDRSE_PTV_SOUTH_SIDE_N4 | DDRSE_PTV_SOUTH_SIDE_N3 | DDRSE_PTV_SOUTH_SIDE_N2 | DDRSE_PTV_SOUTH_SIDE_N1 | DDRSE_PTV_SOUTH_SIDE_N0 | DDRSE_PTV_SOUTH_SIDE_P5 | DDRSE_PTV_SOUTH_SIDE_P4 | DDRSE_PTV_SOUTH_SIDE_P3 | DDRSE_PTV_SOUTH_SIDE_P2 | DDRSE_PTV_SOUTH_SIDE_P1 | DDRSE_PTV_SOUTH_SIDE_P0 | DDRSE_PTV_WEST_SIDE_N5 | DDRSE_PTV_WEST_SIDE_N4 | DDRSE_PTV_WEST_SIDE_N3 | DDRSE_PTV_WEST_SIDE_N2 | DDRSE_PTV_WEST_SIDE_N1 | DDRSE_PTV_WEST_SIDE_N0 | DDRSE_PTV_WEST_SIDE_P5 | DDRSE_PTV_WEST_SIDE_P4 | DDRSE_PTV_WEST_SIDE_P3 | DDRSE_PTV_WEST_SIDE_P2 | DDRSE_PTV_WEST_SIDE_P1 | DDRSE_PTV_WEST_SIDE_P0 | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | DDRSE_PTV_SOUTH_SIDE_N5 | RW | 0x0 | |
30 | DDRSE_PTV_SOUTH_SIDE_N4 | RW | 0x0 | |
29 | DDRSE_PTV_SOUTH_SIDE_N3 | RW | 0x0 | |
28 | DDRSE_PTV_SOUTH_SIDE_N2 | RW | 0x0 | |
27 | DDRSE_PTV_SOUTH_SIDE_N1 | RW | 0x0 | |
26 | DDRSE_PTV_SOUTH_SIDE_N0 | RW | 0x0 | |
25 | DDRSE_PTV_SOUTH_SIDE_P5 | RW | 0x0 | |
24 | DDRSE_PTV_SOUTH_SIDE_P4 | RW | 0x0 | |
23 | DDRSE_PTV_SOUTH_SIDE_P3 | RW | 0x0 | |
22 | DDRSE_PTV_SOUTH_SIDE_P2 | RW | 0x0 | |
21 | DDRSE_PTV_SOUTH_SIDE_P1 | RW | 0x0 | |
20 | DDRSE_PTV_SOUTH_SIDE_P0 | RW | 0x0 | |
19 | DDRSE_PTV_WEST_SIDE_N5 | RW | 0x0 | |
18 | DDRSE_PTV_WEST_SIDE_N4 | RW | 0x0 | |
17 | DDRSE_PTV_WEST_SIDE_N3 | RW | 0x0 | |
16 | DDRSE_PTV_WEST_SIDE_N2 | RW | 0x0 | |
15 | DDRSE_PTV_WEST_SIDE_N1 | RW | 0x0 | |
14 | DDRSE_PTV_WEST_SIDE_N0 | RW | 0x0 | |
13 | DDRSE_PTV_WEST_SIDE_P5 | RW | 0x0 | |
12 | DDRSE_PTV_WEST_SIDE_P4 | RW | 0x0 | |
11 | DDRSE_PTV_WEST_SIDE_P3 | RW | 0x0 | |
10 | DDRSE_PTV_WEST_SIDE_P2 | RW | 0x0 | |
9 | DDRSE_PTV_WEST_SIDE_P1 | RW | 0x0 | |
8 | DDRSE_PTV_WEST_SIDE_P0 | RW | 0x0 | |
7:0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 05F8 | ||||
Physical Address | 0x4AE0 C5F8 | Instance | CTRL_MODULE_WKUP | ||
Description | |||||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SDIO1833_PTV_N5 | SDIO1833_PTV_N4 | SDIO1833_PTV_N3 | SDIO1833_PTV_N2 | SDIO1833_PTV_N1 | SDIO1833_PTV_N0 | SDIO1833_PTV_P5 | SDIO1833_PTV_P4 | SDIO1833_PTV_P3 | SDIO1833_PTV_P2 | SDIO1833_PTV_P1 | SDIO1833_PTV_P0 | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | SDIO1833_PTV_N5 | RW | 0x0 | |
30 | SDIO1833_PTV_N4 | RW | 0x0 | |
29 | SDIO1833_PTV_N3 | RW | 0x0 | |
28 | SDIO1833_PTV_N2 | RW | 0x0 | |
27 | SDIO1833_PTV_N1 | RW | 0x0 | |
26 | SDIO1833_PTV_N0 | RW | 0x0 | |
25 | SDIO1833_PTV_P5 | RW | 0x0 | |
24 | SDIO1833_PTV_P4 | RW | 0x0 | |
23 | SDIO1833_PTV_P3 | RW | 0x0 | |
22 | SDIO1833_PTV_P2 | RW | 0x0 | |
21 | SDIO1833_PTV_P1 | RW | 0x0 | |
20 | SDIO1833_PTV_P0 | RW | 0x0 | |
19:0 | RESERVED | R | 0x0 |