SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Table 8-34 summarizes the EVE registers.
Register Name | Type | Register Width (Bits) | Address Offset | EVE1 Physical Address L3 Interconnect | EVE1_DSP Physical Address DSP private | EVE2 Physical Address L3 Interconnect | EVE2_DSP Physical Address DSP private |
---|---|---|---|---|---|---|---|
EVE_REVISION | R | 32 | 0x8 0000 | 0x4208 0000 | 0x0208 0000 | 0x4218 0000 | 0x0218 0000 |
EVE_HWINFO | R | 32 | 0x8 0004 | 0x4208 0004 | 0x0208 0004 | 0x4218 0004 | 0x0218 0004 |
EVE_SYSCONFIG | RW | 32 | 0x8 0008 | 0x4208 0008 | 0x0208 0008 | 0x4218 0008 | 0x0218 0008 |
EVE_STAT | R | 32 | 0x8 000C | 0x4208 000C | 0x0208 000C | 0x4218 000C | 0x0218 000C |
EVE_DISC_CONFIG | RW | 32 | 0x8 0010 | 0x4208 0010 | 0x0208 0010 | 0x4218 0010 | 0x0218 0010 |
EVE_BUS_CONFIG | RW | 32 | 0x8 0014 | 0x4208 0014 | 0x0208 0014 | 0x4218 0014 | 0x0218 0014 |
EVE_VCOP_HALT_CONFIG | RW | 32 | 0x8 0018 | 0x4208 0018 | 0x0208 0018 | 0x4218 0018 | 0x0218 0018 |
EVE_MMU_CONFIG | RW | 32 | 0x8 001C | 0x4208 001C | 0x0208 001C | 0x4218 001C | 0x0218 001C |
EVE_MEMMAP | RW | 32 | 0x8 0020 | 0x4208 0020 | 0x0208 0020 | 0x4218 0020 | 0x0218 0020 |
EVE_MSW_CTL | RW | 32 | 0x8 0024 | 0x4208 0024 | 0x0208 0024 | 0x4218 0024 | 0x0218 0024 |
EVE_MSW_ERR | RW | 32 | 0x8 0028 | 0x4208 0028 | 0x0208 0028 | 0x4218 0028 | 0x0218 0028 |
EVE_MSW_ERRADDR | R | 32 | 0x8 002C | 0x4208 002C | 0x0208 002C | 0x4218 002C | 0x0218 002C |
EVE_PC_INV | RW | 32 | 0x8 0040 | 0x4208 0040 | 0x0208 0040 | 0x4218 0040 | 0x0218 0040 |
EVE_PC_IBAR | RW | 32 | 0x8 0050 | 0x4208 0050 | 0x0208 0050 | 0x4218 0050 | 0x0218 0050 |
EVE_PC_IBC | RW | 32 | 0x8 0054 | 0x4208 0054 | 0x0208 0054 | 0x4218 0054 | 0x0218 0054 |
EVE_PC_ISAR | RW | 32 | 0x8 0058 | 0x4208 0058 | 0x0208 0058 | 0x4218 0058 | 0x0218 0058 |
EVE_PC_ISAR_DONE | R | 32 | 0x8 005C | 0x4208 005C | 0x0208 005C | 0x4218 005C | 0x0218 005C |
EVE_PC_PBAR | RW | 32 | 0x8 0060 | 0x4208 0060 | 0x0208 0060 | 0x4218 0060 | 0x0218 0060 |
EVE_PC_PBC | RW | 32 | 0x8 0064 | 0x4208 0064 | 0x0208 0064 | 0x4218 0064 | 0x0218 0064 |
EVE_PMEM_ED_CTL | RW | 32 | 0x8 0080 | 0x4208 0080 | 0x0208 0080 | 0x4218 0080 | 0x0218 0080 |
EVE_PMEM_ED_STAT | RW | 32 | 0x8 0084 | 0x4208 0084 | 0x0208 0084 | 0x4218 0084 | 0x0218 0084 |
EVE_PMEM_EDADDR | R | 32 | 0x8 0088 | 0x4208 0088 | 0x0208 0088 | 0x4218 0088 | 0x0218 0088 |
EVE_DMEM_ED_CTL | RW | 32 | 0x8 0090 | 0x4208 0090 | 0x0208 0090 | 0x4218 0090 | 0x0218 0090 |
EVE_DMEM_ED_STAT | RW | 32 | 0x8 0094 | 0x4208 0094 | 0x0208 0094 | 0x4218 0094 | 0x0218 0094 |
EVE_DMEM_EDADDR | R | 32 | 0x8 0098 | 0x4208 0098 | 0x0208 0098 | 0x4218 0098 | 0x0218 0098 |
EVE_DMEM_EDADDR_BO | R | 32 | 0x8 009C | 0x4208 009C | 0x0208 009C | 0x4218 009C | 0x0218 009C |
EVE_WBUF_ED_CTL | RW | 32 | 0x8 00A0 | 0x4208 00A0 | 0x0208 00A0 | 0x4218 00A0 | 0x0218 00A0 |
EVE_WBUF_ED_STAT | RW | 32 | 0x8 00A4 | 0x4208 00A4 | 0x0208 00A4 | 0x4218 00A4 | 0x0218 00A4 |
EVE_WBUF_EDADDR | R | 32 | 0x8 00A8 | 0x4208 00A8 | 0x0208 00A8 | 0x4218 00A8 | 0x0218 00A8 |
EVE_WBUF_EDADDR_BO | R | 32 | 0x8 00AC | 0x4208 00AC | 0x0208 00AC | 0x4218 00AC | 0x0218 00AC |
EVE_IBUF_ED_CTL | RW | 32 | 0x8 00B0 | 0x4208 00B0 | 0x0208 00B0 | 0x4218 00B0 | 0x0218 00B0 |
EVE_IBUF_ED_STAT | RW | 32 | 0x8 00B4 | 0x4208 00B4 | 0x0208 00B4 | 0x4218 00B4 | 0x0218 00B4 |
EVE_IBUF_EDADDR | R | 32 | 0x8 00B8 | 0x4208 00B8 | 0x0208 00B8 | 0x4218 00B8 | 0x0218 00B8 |
EVE_IBUF_EDADDR_BO | R | 32 | 0x8 00BC | 0x4208 00BC | 0x0208 00BC | 0x4218 00BC | 0x0218 00BC |
EVE_ED_ARP32_DISC_EN | RW | 32 | 0x8 00F8 | 0x4208 00F8 | 0x0208 00F8 | 0x4218 00F8 | 0x0218 00F8 |
EVE_ED_OCPI_DISC_EN | RW | 32 | 0x8 00FC | 0x4208 00FC | 0x0208 00FC | 0x4218 00FC | 0x0218 00FC |
EVE_MSW_ERR_IRQSTATUS_RAW | RW | 32 | 0x8 0110 | 0x4208 0110 | 0x0208 0110 | 0x4218 0110 | 0x0218 0110 |
EVE_MSW_ERR_IRQSTATUS | RW | 32 | 0x8 0114 | 0x4208 0114 | 0x0208 0114 | 0x4218 0114 | 0x0218 0114 |
EVE_MSW_ERR_IRQENABLE_SET | RW | 32 | 0x8 0118 | 0x4208 0118 | 0x0208 0118 | 0x4218 0118 | 0x0218 0118 |
EVE_MSW_ERR_IRQENABLE_CLR | RW | 32 | 0x8 011C | 0x4208 011C | 0x0208 011C | 0x4218 011C | 0x0218 011C |
EVE_ED_LCL_IRQSTATUS_RAW | RW | 32 | 0x8 0120 | 0x4208 0120 | 0x0208 0120 | 0x4218 0120 | 0x0218 0120 |
EVE_ED_LCL_IRQSTATUS | RW | 32 | 0x8 0124 | 0x4208 0124 | 0x0208 0124 | 0x4218 0124 | 0x0218 0124 |
EVE_ED_LCL_IRQENABLE_SET | RW | 32 | 0x8 0128 | 0x4208 0128 | 0x0208 0128 | 0x4218 0128 | 0x0218 0128 |
EVE_ED_LCL_IRQENABLE_CLR | RW | 32 | 0x8 012C | 0x4208 012C | 0x0208 012C | 0x4218 012C | 0x0218 012C |
ARP32_NMI_IRQSTATUS_RAW | RW | 32 | 0x8 0200 | 0x4208 0200 | 0x0208 0200 | 0x4218 0200 | 0x0218 0200 |
ARP32_NMI_IRQSTATUS | W | 32 | 0x8 0204 | 0x4208 0204 | 0x0208 0204 | 0x4218 0204 | 0x0218 0204 |
ARP32_NMI_IRQENABLE_SET | RW | 32 | 0x8 0208 | 0x4208 0208 | 0x0208 0208 | 0x4218 0208 | 0x0218 0208 |
ARP32_NMI_IRQENABLE_CLR | W | 32 | 0x8 020C | 0x4208 020C | 0x0208 020C | 0x4218 020C | 0x0218 020C |
ARP32_INTn_IRQSTATUS_RAW (1) | RW | 32 | 0x8 01D0 + (0x10*n) | 0x4208 01D0 + (0x10*n) | 0x0208 01D0 + (0x10*n) | 0x4218 01D0 + (0x10*n) | 0x0218 01D0 + (0x10*n) |
ARP32_INTn_IRQSTATUS (1) | W | 32 | 0x8 01D4 + (0x10*n) | 0x4208 01D4 + (0x10*n) | 0x0208 01D4 + (0x10*n) | 0x4218 01D4 + (0x10*n) | 0x0218 01D4 + (0x10*n) |
ARP32_INTn_IRQENABLE_SET (1) | RW | 32 | 0x8 01D8 + (0x10*n) | 0x4208 01D8 + (0x10*n) | 0x0208 01D8 + (0x10*n) | 0x4218 01D8 + (0x10*n) | 0x0218 01D8 + (0x10*n) |
ARP32_INTn_IRQENABLE_CLR (1) | W | 32 | 0x8 01DC + (0x10*n) | 0x4208 01DC + (0x10*n) | 0x0208 01DC + (0x10*n) | 0x4218 01DC + (0x10*n) | 0x0218 01DC + (0x10*n) |
ARP32_IRQWAKEEN | RW | 32 | 0x8 02FC | 0x4208 02FC | 0x0208 02FC | 0x4218 02FC | 0x0218 02FC |
MMR_LOCKi (4) | RW | 32 | 0x8 0300 + (0x4*i) | 0x4208 0300 + (0x4*i) | 0x0208 0300 + (0x4*i) | 0x4218 0300 + (0x4*i) | 0x0218 0300 + (0x4*i) |
MISR_CTL | RW | 32 | 0x8 0400 | 0x4208 0400 | 0x0208 0400 | 0x4218 0400 | 0x0218 0400 |
MISR_CLEAR | RW | 32 | 0x8 0404 | 0x4208 0404 | 0x0208 0404 | 0x4218 0404 | 0x0218 0404 |
MISR0_A | RW | 32 | 0x8 0410 | 0x4208 0410 | 0x0208 0410 | 0x4218 0410 | 0x0218 0410 |
MISR0_D | RW | 32 | 0x8 0414 | 0x4208 0414 | 0x0208 0414 | 0x4218 0414 | 0x0218 0414 |
MISR1_A | RW | 32 | 0x8 0418 | 0x4208 0418 | 0x0208 0418 | 0x4218 0418 | 0x0218 0418 |
MISR1_D | RW | 32 | 0x8 041C | 0x4208 041C | 0x0208 041C | 0x4218 041C | 0x0218 041C |
MISR2_Dk (3) | RW | 32 | 0x8 0420 + (0x4*k) | 0x4208 0420 + (0x4*k) | 0x0208 0420 + (0x4*k) | 0x4218 0420 + (0x4*k) | 0x0218 0420 + (0x4*k) |
EVE_IRQ_EOI | RW | 32 | 0x8 0500 | 0x4208 0500 | 0x0208 0500 | 0x4218 0500 | 0x0218 0500 |
EVE_ED_OUT_IRQSTATUS_RAW | RW | 32 | 0x8 0510 | 0x4208 0510 | 0x0208 0510 | 0x4218 0510 | 0x0218 0510 |
EVE_ED_OUT_IRQSTATUS | RW | 32 | 0x8 0514 | 0x4208 0514 | 0x0208 0514 | 0x4218 0514 | 0x0218 0514 |
EVE_ED_OUT_IRQENABLE_SET | RW | 32 | 0x8 0518 | 0x4208 0518 | 0x0208 0518 | 0x4218 0518 | 0x0218 0518 |
EVE_ED_OUT_IRQENABLE_CLR | RW | 32 | 0x8 051C | 0x4208 051C | 0x0208 051C | 0x4218 051C | 0x0218 051C |
EVE_INTk_OUT_IRQSTATUS_RAW (3) | RW | 32 | 0x8 0520 + (0x10*k) | 0x4208 0520 + (0x10*k) | 0x0208 0520 + (0x10*k) | 0x4218 0520 + (0x10*k) | 0x0218 0520 + (0x10*k) |
EVE_INTk_OUT_IRQSTATUS (3) | RW | 32 | 0x8 0524 + (0x10*k) | 0x4208 0524 + (0x10*k) | 0x0208 0524 + (0x10*k) | 0x4218 0524 + (0x10*k) | 0x0218 0524 + (0x10*k) |
EVE_INTk_OUT_IRQENABLE_SET (3) | RW | 32 | 0x8 0528 + (0x10*k) | 0x4208 0528 + (0x10*k) | 0x0208 0528 + (0x10*k) | 0x4218 0528 + (0x10*k) | 0x0218 0528 + (0x10*k) |
EVE_INTk_OUT_IRQENABLE_CLR (3) | RW | 32 | 0x8 052C + (0x10*k) | 0x4208 052C + (0x10*k) | 0x0208 052C + (0x10*k) | 0x4218 052C + (0x10*k) | 0x0218 052C + (0x10*k) |
ARP32_INTj_IRQSTATUS_RAW (2) | RW | 32 | 0x8 0580 + (0x10*j) | 0x4208 0580 + (0x10*j) | 0x0208 0580 + (0x10*j) | 0x4218 0580 + (0x10*j) | 0x0218 0580 + (0x10*j) |
ARP32_INTj_IRQSTATUS (2) | RW | 32 | 0x8 0584 + (0x10*j) | 0x4208 0584 + (0x10*j) | 0x0208 0584 + (0x10*j) | 0x4218 0584 + (0x10*j) | 0x0218 0584 + (0x10*j) |
ARP32_INTj_IRQENABLE_SET (2) | RW | 32 | 0x8 0588 + (0x10*j) | 0x4208 0588 + (0x10*j) | 0x0208 0588 + (0x10*j) | 0x4218 0588 + (0x10*j) | 0x0218 0588 + (0x10*j) |
ARP32_INTj_IRQENABLE_CLR (2) | RW | 32 | 0x8 058C + (0x10*j) | 0x4208 058C + (0x10*j) | 0x0208 058C + (0x10*j) | 0x4218 058C + (0x10*j) | 0x0218 058C + (0x10*j) |
ARP32_INT14_IRQSTATUS_RAW | RW | 32 | 0x8 0680 | 0x4208 0680 | 0x0208 0680 | 0x4218 0680 | 0x0218 0680 |
ARP32_INT14_IRQSTATUS | RW | 32 | 0x8 0684 | 0x4208 0684 | 0x0208 0684 | 0x4218 0684 | 0x0218 0684 |
ARP32_INT14_IRQENABLE_SET | RW | 32 | 0x8 0688 | 0x4208 0688 | 0x0208 0688 | 0x4218 0688 | 0x0218 0688 |
ARP32_INT14_IRQENABLE_CLR | RW | 32 | 0x8 068C | 0x4208 068C | 0x0208 068C | 0x4218 068C | 0x0218 068C |
ARP32_INT15_IRQSTATUS_RAW | RW | 32 | 0x8 0690 | 0x4208 0690 | 0x0208 0690 | 0x4218 0690 | 0x0218 0690 |
ARP32_INT15_IRQSTATUS | RW | 32 | 0x8 0694 | 0x4208 0694 | 0x0208 0694 | 0x4218 0694 | 0x0218 0694 |
ARP32_INT15_IRQENABLE_SET | RW | 32 | 0x8 0698 | 0x4208 0698 | 0x0208 0698 | 0x4218 0698 | 0x0218 0698 |
ARP32_INT15_IRQENABLE_CLR | RW | 32 | 0x8 069C | 0x4208 069C | 0x0208 069C | 0x4218 069C | 0x0218 069C |
EVE_GPOUTm (5) | RW | 32 | 0x8 0700 + (0x10*m) | 0x4208 0700 + (0x10*m) | 0x0208 0700 + (0x10*m) | 0x4218 0700 + (0x10*m) | 0x0218 0700 + (0x10*m) |
EVE_GPOUTm_SET (5) | RW | 32 | 0x8 0704 + (0x10*m) | 0x4208 0704 + (0x10*m) | 0x0208 0704 + (0x10*m) | 0x4218 0704 + (0x10*m) | 0x0218 0704 + (0x10*m) |
EVE_GPOUTm_CLR (5) | RW | 32 | 0x8 0708 + (0x10*m) | 0x4208 0708 + (0x10*m) | 0x0208 0708 + (0x10*m) | 0x4218 0708 + (0x10*m) | 0x0218 0708 + (0x10*m) |
EVE_GPOUTm_PULSE (5) | RW | 32 | 0x8 070C + (0x10*m) | 0x4208 070C + (0x10*m) | 0x0208 070C + (0x10*m) | 0x4218 070C + (0x10*m) | 0x0218 070C + (0x10*m) |
EVE_GPIN0 | R | 32 | 0x8 0740 | 0x4208 0740 | 0x0208 0740 | 0x4218 0740 | 0x0218 0740 |
EVE_GPIN1 | R | 32 | 0x8 0744 | 0x4208 0744 | 0x0208 0744 | 0x4218 0744 | 0x0218 0744 |
EVE_CME_DONE_GPOUT | RW | 32 | 0x8 0780 | 0x4208 0780 | 0x0208 0780 | 0x4218 0780 | 0x0218 0780 |
EVE_CME_DONE_GPOUT_SET | RW | 32 | 0x8 0784 | 0x4208 0784 | 0x0208 0784 | 0x4218 0784 | 0x0218 0784 |
EVE_CME_DONE_GPOUT_CLR | RW | 32 | 0x8 0788 | 0x4208 0788 | 0x0208 0788 | 0x4218 0788 | 0x0218 0788 |
EVE_CME_DONE_GPOUT_PULSE | RW | 32 | 0x8 078C | 0x4208 078C | 0x0208 078C | 0x4218 078C | 0x0218 078C |
EVE_CME_DONE_SEL | RW | 32 | 0x8 0790 | 0x4208 0790 | 0x0208 0790 | 0x4218 0790 | 0x0218 0790 |
EVE_CME_DONE_EN | RW | 32 | 0x8 0794 | 0x4208 0794 | 0x0208 0794 | 0x4218 0794 | 0x0218 0794 |
EVE_PM_STAT0 | R | 32 | 0x8 0FE0 | 0x4208 0FE0 | 0x0208 0FE0 | 0x4218 0FE0 | 0x0218 0FE0 |
EVE_PM_STAT1 | R | 32 | 0x8 0FE4 | 0x4208 0FE4 | 0x0208 0FE4 | 0x4218 0FE4 | 0x0218 0FE4 |
EVE_DBGOUT | RW | 32 | 0x8 0FE8 | 0x4208 0FE8 | 0x0208 0FE8 | 0x4218 0FE8 | 0x0218 0FE8 |
EVE_RSVD0 | RW | 32 | 0x8 0FF4 | 0x4208 0FF4 | 0x0208 0FF4 | 0x4218 0FF4 | 0x0218 0FF4 |
EVE_RSVD1 | RW | 32 | 0x8 0FF8 | 0x4208 0FF8 | 0x0208 0FF8 | 0x4218 0FF8 | 0x0218 0FF8 |
EVE_TEST | RW | 32 | 0x8 0FFC | 0x4208 0FFC | 0x0208 0FFC | 0x4218 0FFC | 0x0218 0FFC |