SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Table 8-35 through Table 8-233 describe the individual register bits.
Address Offset | 0x0008 0000 | ||
Physical Address | 0x4208 0000 0x0208 0000 0x4218 0000 0x0218 0000 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
REVISION |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | REVISION | Revision | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0000 0004 | ||
Physical Address | 0x4208 0004 0x0208 0004 0x4218 0004 0x0218 0004 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
INFO | EVENUM |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31: 4 | INFO | 0x0: No configurable options in EVE | R | 0x00 |
3:0 | EVENUM | EVE instance number set by eve_num inputs. In a multi-EVE system must be set to unique/incrementing values for each EVE. | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0000 0008 | ||
Physical Address | 0x4208 0008 0x0208 0008 0x4218 0008 0x0218 0008 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STANDBYMODE | IDLEMODE | FREEEMU | SOFTRESET |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:6 | RESERVED | Reserved. Read returns 0s | RW | 0x0000 |
5:4 | STANDBYMODE | 00: Force-Standby mode: This mode is a backup mode intended to be used only if the smart-idle mode is bugged. When in this mode / the SAF asserts with minimal hardware condition the status saying :I am in standby:. It is the responsibility of the software to ensure that the SAF is in a correct quiet state before programming this mode. Additionally when in this mode / the SAF is not allowed to generate wakeup reques . 01: No-Standby: This mode is a backup mode intended to be used only if the smart-idle mode is bugged. When in this mode / the SAF never asserts the status declaring that the system is in standby. 10: Smart-Standby: default. EVE generates the standby status based upon all hardware internal status / namely after having performed all hardware operations necessary to be in a correct quiet state. Additionally when in this mode / the SAF is not allowed to generate wakeup request. 11: Smart-Standby-Wkup: Same as Smart-Standby. (EVE generates the standby status based upon all hardware internal status / namely after having performed all hardware operations necessary to be in a correct quiet state ). . Additionally when in this mode / the SAF is allowed to generate wakeup request | RW | 0x0 |
3:2 | IDLEMODE | 00: Force-idle: This mode is a backup mode intended to be used only if the smart-idle mode is bugged. When in this mode the IAF acknowledges a request to go idle from the power manager with minimal hardware condition. It is the responsibility of the software to ensure that the IAF are in a correct quiet state before requesting a force-idle transition. Additionaly when in this mode the IAF is not allowed to generate any wakeup request. 01: No-idle: When in this mode the IAF disregards any request to go idle from the power manager. 10: Smart-idle: default mode. default. When in this mode / the IAF acknowledges a request to go idle from the power manager after having performed all hardware operations necessary to be in a correct quiet state. Additionally when in this mode / the IAF is not allowed to generate any wakeup reques 11: SmartIdleWkup : When in this mode / the IAF acknowledges a request to go idle from the power manager after having performed all hardware operations necessary for the IAF to be in a correct quiet state. Additionally when in this mode / the IAF is allowed to generate wakeup request | RW | 0x0 |
1 | FREEEMU | Resered. Note that SCTM has free control bit to define the timer operation during ARP32 debug halt mode | R | 0x0 |
0 | SOFTRESET | Reserved | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 000C | ||
Physical Address | 0x4208 000C 0x0208 000C 0x4218 000C 0x0218 000C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OCPI_DISC_STAT | RESERVED | ARP32_DISC_STATUS | RESERVED | INT_OUT_STAT | ARP32_INTC_STAT | RESERVED | TC1_STAT | TC0_STAT | RESERVED | PC_STAT | VCOP_STAT | ARP32_STAT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0000 | |
21:20 | OCPI_DISC_STAT | OCP Initiator(s) Disconnect status2: | R | 0x0000 |
2: One or both initiators are active, no request to disconnect is pending | ||||
1: One or both initiators are attempting to disconnect | ||||
0: EVEs OCP initiators are disconnected | ||||
19:18 | RESERVED | R | 0 | |
17:16 | ARP32_DISC_STATUS | ARP32 Program/Data Bus Disconnect Status 2: | R | 0 |
2: ARP32 program and data busses are active, no request to disconnect is pending | ||||
1: ARP32 program and data buses are attempting to disconnect | ||||
0: ARP32 program and data buses are disconnected | ||||
15:9 | RESERVED | R | 0 | |
8 | INT_OUT_STAT | Interrupt Output status: | R | 0 |
0: No edabled interrupts pending | ||||
1: Active (at least one enabled interrupt source is pending in the output reducer) | ||||
7 | ARP32_INTC_STAT | Interrupt Controller Status: | R | 0 |
0: No enabled interrupts pending | ||||
1: Active (at least one enabled interrupt source is pending in the ARP32 interrupt controller) | ||||
6 | RESERVED | R | 0 | |
5 | TC1_STAT | Transfer Controller1 Status: | R | 0 |
0: Idle | ||||
1: Active | ||||
4 | TC0_STAT | Transfer Controller0 Status: | R | 0 |
0: Idle | ||||
1: Active | ||||
3 | RESERVED | R | 0 | |
2 | PC_STAT | Program Cache Status: | R | 0 |
0: Idle | ||||
1: Active (Program cache is either performing prefetch/preload/invalidation, or is servicing a CPU program fetch request (hit or miss)). | ||||
1 | VCOP_STAT | VCOP Status : | R | 0 |
0: Idle | ||||
1: Active (Program execution in progress. Based on inverse of vcop_done. Does not account for activity on VCOP OCP debug interface) | ||||
0 | ARP32_STAT | Program Cache Status: | R | 0 |
0: Idle | ||||
1: Active (based on inverse of arp32_stanby). |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0010 | ||
Physical Address | 0x4208 0010 0x0208 0010 0x4218 0010 0x0218 0010 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Color 0 noise threshold | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OCPI_DISC | RESERVED | ARP32_DISC |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:5 | RESERVED | R | 0x0 | |
4 | OCPI_DISC | OCP Initiator Disconnect request: | RW | 0x0 |
Write 1: request for OCP initiator to disconnect and mask write byte enable signals. Writing 0 has no effect | ||||
Read 0: Disconnect not in progress of has completed. Read 1: Disconnect request in progress. | ||||
3:1 | RESERVED | R | 0x0 | |
0 | ARP32_DISC | ARP32 Initiator Disconnect request. | RW | 0x0 |
Write 1: Request for ARP32 program and data buses to disconnect and mask write byte enable signals. Writing 0 has no effect. | ||||
Read 1: disconnect request in progress. Read 0: disconnect not in progress or has completed. |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0014 | ||
Physical Address | 0x4208 0014 0x0208 0014 0x4218 0014 0x0218 0014 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Color 0 noise threshold | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TC1_DBS | RESERVED | TC0_DBS | RESERVED | DBP_ENABLE | MAX_IN_FLIGHT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:14 | RESERVED | R | 0x0 | |
13:12 | TC1_DBS | TC1 default burst size. 00: 16 byte, 01: 32 byte, 10: 64 byte, 11: 128 byte (recommended) | RW | 0x3 |
11:10 | RESERVED | R | 0x0 | |
9:8 | TC0_DBS | TC0 default burst size. 00: 16 byte, 01: 32 byte, 10: 64 byte, 11: 128 byte (recommended) | RW | 0x3 |
7:5 | RESERVED | R | ||
4 | DBP_ENABLE | Program Cache Demand Based Prefetch enable: | RW | 0x0 |
0: DBP disabled | ||||
1: DBP enabled | ||||
3:0 | MAX_IN_FLIGHT | Defines maximum number of OCP requests in flight. Can be reduced to limit the peak bandwidth for software direct preload, which in turn may provide advantage to other EVE level (e.g. EDMA) or system-level initiators. 0: Reserved. 1: 1 request in flight allowed. 2: 2 requests in flight allowed.. F: 15 requests in flight allowed. | RW | 0x4 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0018 | ||
Physical Address | 0x4208 0018 0x0208 0018 0x4218 0018 0x0218 0018 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FORCE_ABORT | MSW_EN | ED_EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0 | |
2 | FORCE_ABORT | VCOP Force Abort Write: Read always returns 0s | RW | 0x0000 |
Write 0 has no effect. | ||||
Write 1: issues force_abort command to VCOP (through pulse on vcop force abort input | ||||
1 | MSW_EN | VCOP Memory Seitch Error Halt Enable: | RW | 0x00 |
0: Disabled | ||||
1: Enabled. VCOP halts on VCOP initiated memory swithc error | ||||
0 | ED_EN | VCOP Parity Error Detect Halt Enable: | RW | 0x000 |
0: Disabled | ||||
1: Enabled. VCOP halts on VCOP initiated parity error. |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 001C | ||
Physical Address | 0x4208 001C 0x0208 001C 0x4218 001C 0x0218 001C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MMU1_ABORT | RESERVED | MMU0_ABORT | RESERVED | MMU1_EN | RESERVED | MMU0_EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:13 | RESERVED | R | 0x00 | |
12 | MMU1_ABORT | Causes the MMU to abort the current operation in case of lockup | RW | 0x000 |
11:9 | RESERVED | R | 0x0 | |
8 | MMU0_ABORT | Causes the MMU to abort the current operation in case of lockup | RW | 0x000 |
7:5 | RESERVED | R | 0x0 | |
4 | MMU1_EN | Clearing this bit disables MMU table lookup and causes accesses to use the non-translated address. This bit defaults to enabled but an identical bit within an MMU configuration register defaults to disabled and must be set after the page tables are programmed for MMU operation | RW | 0x0 |
3:1 | RESERVED | R | 0x0 | |
0 | MMU0_EN | Clearing this bit disables MMU table lookup and causes accesses to use the non-translated address. This bit defaults to enabled but an identical bit within an MMU configuration register defaults to disabled and must be set after the page tables are programmed for MMU operation | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0020 | ||
Physical Address | 0x4208 0020 0x0208 0020 0x4218 0020 0x0218 0020 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LCL_EDMA_ALIAS | RESERVED | VCOP_ALIAS |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:5 | RESERVED | R | 0x0 | |
4 | LCL_EDMA_ALIAS | 0: Local EDMA views full memory map | RW | 0x000 |
1: VCOP vies aliased memory map. In this mode VCOP views IBUFLA and IBUFLB at the same address and views IBUFHA and IBUFHB at the same address. In this mode only one of IBUFLA or IBUFLB and IBUFHA or IBUFHB can be owned by the system.Refer to Error: Reference source not found for full truth table. Software must poll for updated value to ensure mode change has taken effect. | ||||
3:1 | RESERVED | R | 0x0 | |
0 | VCOP_ALIAS | 0: VCOP views full memory map | RW | 0x0000 |
1: VCOP views Aliased memory map. In this mode / VCOP views IBUFLA and IBUFLB at the same address / and views IBUFHA and IBUFHB at the same address. In this mode / only one of IBUFLA or IBUFLB can be :owned: by VCOP; and only one of IBUFHA or IBUFHB can be :owned: by VCOP. Refer to Error: Reference source not found for full truth table. Software must poll for updated value to ensure mode change has taken effect |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0024 | ||
Physical Address | 0x4208 0024 0x0208 0024 0x4218 0024 0x0218 0024 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Memory switch control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WBUF | RESERVED | IBUFHB | RESERVED | IBUFLB | RESERVED | IBUFHA | RESERVED | IBUFLA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:17 | RESERVED | R | 0x0 | |
16 | WBUF | Working buffer onwership. Value can be modified through direct writes to the memory mapped register address or through ARP32 executing custom instruction __SwitchBuffer(ucst20). | RW | 0x0000 |
0: System owned | ||||
1: VCOP owned | ||||
15:13 | RESERVED | R | 0x00 | |
12 | IBUFHB | Image buffer high B ownership. Value can be modified through direct writes to the memory mapped register address or through ARP32 executing custom instruction __SwitchBuffer(ucst20).: | RW | 0x000 |
0: System owned | ||||
1: VCOP owned | ||||
11:9 | RESERVED | R | 0x0 | |
8 | IBUFLB | Image buffer low B ownership. Value can be modified through direct writes to the memory mapped register address or through ARP32 executing custom instruction __SwitchBuffer(ucst20).: | RW | 0x0 |
0: System owned | ||||
1: VCOP owned | ||||
7:5 | RESERVED | R | 0x0 | |
4 | IBUFHA | Image buffer high A ownership. Value can be modified through direct writes to the memory mapped register address or through ARP32 executing custom instruction __SwitchBuffer(ucst20).: | RW | 0x0 |
0: System owned | ||||
1: VCOP owned | ||||
3:1 | RESERVED | R | 0x0 | |
0 | IBUFLA | Image buffer low A ownership. Value can be modified through direct writes to the memory mapped register address or through ARP32 executing custom instruction __SwitchBuffer(ucst20).: | RW | 0x0 |
0: System owned | ||||
1: VCOP owned |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0028 | ||
Physical Address | 0x4208 0028 0x0208 0028 0x4218 0028 0x0218 0028 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Memory Switch Error register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CONNID | RESERVED | SYSERR | DMAERR | VERR | ARP32ERR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x00 | |
24:16 | CONNID | Reads: OCP CONNID value for OCP request that results in buffer ownership error. CONNID[8] = 0 indicates system initiated request. CONNID[8] = 1 indicates internally initiated request. Valid only when SYSERR is set to 1 otherwise returns 0x0. Undefined when no error status bits are set. CONNID = 0x000 through 0x0FF / system initiator CONNID = 0x100 / ARP32 initiated error CONNID = 0x101 / VCOP initiated error CONNID = 0x102 / EDMA TC0 initiated error CONNID = 0x103 / EDMA TC1 initiated error. Cleared through write :1: to ERR bit field | R | 0x000 |
15:4 | RESERVED | R | 0x0 | |
3 | SYSERR | 0 - System initiated buffer ownership error not recorded 1 - System initiated buffer ownership error detected/recorded. Write 1 to clear. | WO | 0x000 |
2 | DMAERR | 0 : EDMA initiated buffer ownership error not recorded 1 : EDMA buffer ownership error detected/recorded Write 1 to clear. | WO | 0x0 |
1 | VERR | 0 : VCOP initiated buffer ownership error not recorded 1 : VCOP initiated buffer ownership error detected/recorded Write 1 to clear. | WO | 0x0 |
0 | ARP32ERR | 0 : ARP32 initiated buffer ownership error not recorded 1 : ARP32 initiated buffer ownership error detected/recorded Write 1 to clear. | WO | 0x0 |
Address Offset | 0x0008 002C | ||
Physical Address | 0x4208 002C 0x0208 002C 0x4218 002C 0x0218 002C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Memory switch error address register | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ADDR | Physical Address (i.e. / not aliased address) of memory switch error. For VCOP accesses / indicates 32-B aligned address. For EDMA or System accesses / indicates 16-B aligned access. For ARP32 / indicates 4-B aligned address. Value is undefined when no ERR bits set. | R | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0040 | ||
Physical Address | 0x4208 0040 0x0208 0040 0x4218 0040 0x0218 0040 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Invalidate all register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | I | Invalidate all: | RW | 0x0 |
Write 0: no effet. Write 1: initiate invalidate all command | ||||
Read: 0 : Invalidate operation complete / or not in progress 1 : Invalidate operation still in progress |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0050 | ||
Physical Address | 0x4208 0050 0x0208 0050 0x4218 0050 0x0218 0050 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Invalidate Base Address register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ADDR | Invalidate Base Address register. Defines system byte address base to be invalidated from L1P. The entire range to be invalidated is (loosely speaking) from the base address to the base address + byte count. The actual range is inclusive of cache line (32-B aligned) addresses containing the start address and end address | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0054 | ||
Physical Address | 0x4208 0054 0x0208 0054 0x4218 0054 0x0218 0054 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Invalidate byte count register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | BC |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0 | |
15:0 | BC | Invalidate Byte Count register. Defines number of bytes relative to Invalidate Base Address (IBAR.ADDR) to be invalidated from L1P. Maximum of 32k (0x8000). Reads return 0x0 when invalidate range operation is complete. | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0058 | ||
Physical Address | 0x4208 0058 0x0208 0058 0x4218 0058 0x0218 0058 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Invalidate single address register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ADDR | Invalidate Single Address register. Defines system byte address (1 line only) to be invalidated from L1P. Reads return 0x0 when the invalidate operation is complete. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 005C | ||
Physical Address | 0x4208 005C 0x0208 005C 0x4218 005C 0x0218 005C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Invalidate single address done register | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DONE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | DONE | Reads return 0x1 when the invalidate operation is complete. Cleared on the next write to the EVE_PC_ISAR register | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0060 | ||
Physical Address | 0x4208 0060 0x0208 0060 0x4218 0060 0x0218 0060 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Program cache preload base address register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ADDR | Preload Base Address register. Defines system byte address base to be Preloaded into L1P. The entire range to be Preloaded is (loosely speaking) from the base address to the base address + byte count. The actual range is inclusive of cache line (32-B aligned) addresses containing the start address and end address | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0064 | ||
Physical Address | 0x4208 0064 0x0208 0064 0x4218 0064 0x0218 0064 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | BC | Preload Byte Count register. Defines number of bytes relative to Preload Base Address (PBAR.ADDR) to be Preloaded into L1P. Maximum of 32k (0x8000). Reads return 0x0 when Preload range operation is complete | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0080 | ||
Physical Address | 0x4208 0080 0x0208 0080 0x4218 0080 0x0218 0080 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Program Memory Error Detection Control register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | INV | EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x00 | |
1 | INV | Read 0: Error detection logic is not inverted. Read 1: Error detection logic is inverted. Writes to memory set parity as normal. Reds from meory return inverse of parity bit. | RW | 0x0 |
Write 0 to clear, write 1 to set. Must be set when EN is set | ||||
0 | EN | Error detection logic enable. Writes update parity, reads check parity | RW | 0x0 |
0: Disabled | ||||
1: Enabled |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0084 | ||
Physical Address | 0x4208 0084 0x0208 0084 0x4218 0084 0x0218 0084 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Error detection status register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SYSCONNID | RESERVED | SYSERR | DMAERR | VERR | ARP32ERR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | SYSCONNID | Reads: OCP CONNID value for OCP request that results in buffer ownership error. CONNID[8] = 0 indicates system initiated request. CONNID[8] = 1 indicates internally initiated request. Valid only when SYSERR is set to 1 otherwise returns 0x0. CONNID = 0x000 through 0x0FF / system initiator CONNID = 0x100 / ARP32 initiated error CONNID = 0x101 / VCOP initiated error CONNID = 0x102 / EDMA TC0 initiated error CONNID = 0x103 / EDMA TC1 initiated error. Cleared through write :1: to *ERR bit field. | RW | 0x0000 |
15:4 | RESERVED | R | 0x000 | |
3 | SYSERR | 0 - System initiated parity error not recorded 1 - System initiated parity error detected/recorded. Write 1 to clear. | RW | 0x0 |
2 | DMAERR | 0 : EDMA initiated parity error not recorded 1 : EDMA parity error detected/recorded Write 1 to clear. | RW | 0x0 |
1 | VERR | 0 : VCOP initiated parity error not recorded 1 : VCOP initiated parity error detected/recorded Write 1 to clear. | RW | 0x0 |
0 | ARP32ERR | 0 : ARP32 initiated parity error not recorded 1 : ARP32 initiated parity error detected/recorded Write 1 to clear | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0088 | ||
Physical Address | 0x4208 0088 0x0208 0088 0x4218 0088 0x0218 0088 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Program memory error detection address | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ADDR | Physical Address (i.e. / not aliased address) of parity error. For VCOP accesses / indicates 32-B aligned address. For EDMA or System accesses / indicates 16-B aligned access. For ARP32 / indicates 4-B aligned address. | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0090 | ||
Physical Address | 0x4208 0090 0x0208 0090 0x4218 0090 0x0218 0090 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | DMEM error detection control | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | INV | EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x00 | |
1 | INV | Read 0: Error detection logic is not inverted. Read 1: Error detection logic is inverted. Writes to memory set parity as normal. Reads from meory return inverse of parity bit. | RW | 0x0 |
Write 0 to clear, write 1 to set. Must be set when EN is set | ||||
0 | EN | Error detection logic enable. Writes update parity, reads check parity | RW | 0x0 |
0: Disabled | ||||
1: Enabled |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0094 | ||
Physical Address | 0x4208 0094 0x0208 0094 0x4218 0094 0x0218 0094 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | DMEM error detection status register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SYSCONNID | RESERVED | SYSERR | DMAERR | VERR | ARP32ERR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | SYSCONNID | Reads: OCP CONNID value for OCP request that results in buffer ownership error. CONNID[8] = 0 indicates system initiated request. CONNID[8] = 1 indicates internally initiated request. Valid only when SYSERR is set to 1 otherwise returns 0x0. CONNID = 0x000 through 0x0FF / system initiator CONNID = 0x100 / ARP32 initiated error CONNID = 0x101 / VCOP initiated error CONNID = 0x102 / EDMA TC0 initiated error CONNID = 0x103 / EDMA TC1 initiated error. Cleared through write :1: to *ERR bit field. | RW | 0x0000 |
15:4 | RESERVED | R | 0x000 | |
3 | SYSERR | 0 - System initiated parity error not recorded 1 - System initiated parity error detected/recorded. Write 1 to clear. | RW | 0x0 |
2 | DMAERR | 0 : EDMA initiated parity error not recorded 1 : EDMA parity error detected/recorded Write 1 to clear. | RW | 0x0 |
1 | VERR | 0 : VCOP initiated parity error not recorded 1 : VCOP initiated parity error detected/recorded Write 1 to clear. | RW | 0x0 |
0 | ARP32ERR | 0 : ARP32 initiated parity error not recorded 1 : ARP32 initiated parity error detected/recorded Write 1 to clear | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0000 0098 | ||
Physical Address | 0x4208 0098 0x0208 0098 0x4218 0098 0x0218 0098 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | DMEM error detection address register | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ADDR | Physical Address (i.e. / not aliased address) of parity error. For VCOP accesses / indicates 32-B aligned address. For EDMA or System accesses / indicates 16-B aligned access. For ARP32 / indicates 4-B aligned address. | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0000 009C | ||
Physical Address | 0x4208 009C 0x0208 009C 0x4218 009C 0x0218 009C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | DMEM error detection address byte offset register | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | BO | Address byte offset for parity error. Indicates that an error has occured in byte offset #n. 0: No error occuredin byte offset #n; 1: Error occured in byte offset #n. Write to clear any of MEM.SYSERR/DMARR/ARP32/or VERR. | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00A0 | ||
Physical Address | 0x4208 00A0 0x0208 00A0 0x4218 00A0 0x0218 00A0 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | WBUF error detection control | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | INV | EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x00 | |
1 | INV | Read 0: Error detection logic is not inverted. Read 1: Error detection logic is inverted. Writes to memory set parity as normal. Reads from meory return inverse of parity bit. | RW | 0x0 |
Write 0 to clea Write 1 to set. Must be set when EN is set | ||||
0 | EN | Error detection logic enable. Writes update parity, reads check parity | RW | 0x0 |
0: Disabled | ||||
1: Enabled |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00A4 | ||
Physical Address | 0x4208 00A4 0x0208 00A4 0x4218 00A4 0x0218 00A4 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | WBUF error detection status register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SYSCONNID | RESERVED | SYSERR | DMAERR | VERR | ARP32ERR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | SYSCONNID | Reads: OCP CONNID value for OCP request that results in buffer ownership error. CONNID[8] = 0 indicates system initiated request. CONNID[8] = 1 indicates internally initiated request. Valid only when SYSERR is set to 1 otherwise returns 0x0. CONNID = 0x000 through 0x0FF / system initiator CONNID = 0x100 / ARP32 initiated error CONNID = 0x101 / VCOP initiated error CONNID = 0x102 / EDMA TC0 initiated error CONNID = 0x103 / EDMA TC1 initiated error. Cleared through write :1: to *ERR bit field. | RW | 0x0000 |
15:4 | RESERVED | R | 0x000 | |
3 | SYSERR | 0 - System initiated parity error not recorded 1 - System initiated parity error detected/recorded. Write 1 to clear. | RW | 0x0 |
2 | DMAERR | 0 : EDMA initiated parity error not recorded 1 : EDMA parity error detected/recorded Write 1 to clear. | RW | 0x0 |
1 | VERR | 0 : VCOP initiated parity error not recorded 1 : VCOP initiated parity error detected/recorded Write 1 to clear. | RW | 0x0 |
0 | ARP32ERR | 0 : ARP32 initiated parity error not recorded 1 : ARP32 initiated parity error detected/recorded Write 1 to clear | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00A8 | ||
Physical Address | 0x4208 00A8 0x0208 00A8 0x4218 00A8 0x0218 00A8 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | WBUF error detection address register | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ADDR | Physical Address (i.e. / not aliased address) of parity error. For VCOP accesses / indicates 32-B aligned address. For EDMA or System accesses / indicates 16-B aligned access. For ARP32 / indicates 4-B aligned address. | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00AC | ||
Physical Address | 0x4208 00AC 0x0208 00AC 0x4218 00AC 0x0218 00AC | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | WBUF error detection address byte offset register | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | BO | Address byte offset for parity error. Indicates that an error has occured in byte offset #n. 0: No error occuredin byte offset #n; 1: Error occured in byte offset #n. Write to clear any of MEM.SYSERR/DMARR/ARP32/or VERR. | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00B0 | ||
Physical Address | 0x4208 00B0 0x0208 00B0 0x4218 00B0 0x0218 00B0 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | IBUF error detection control | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | INV | EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x00 | |
1 | INV | Read 0: Error detection logic is not inverted. Read 1: Error detection logic is inverted. Writes to memory set parity as normal. Reads from meory return inverse of parity bit. | RW | 0x0 |
Write 0 to clear, write 1 to set. Must be set when EN is set | ||||
0 | EN | Error detection logic enable. Writes update parity, reads check parity | RW | 0x0 |
0: Disabled | ||||
1: Enabled |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00B4 | ||
Physical Address | 0x4208 00B4 0x0208 00B4 0x4218 00B4 0x0218 00B4 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | IBUF error detection status register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SYSCONNID | RESERVED | SYSERR | DMAERR | VERR | ARP32ERR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:25 | RESERVED | R | 0x0 | |
24:16 | SYSCONNID | Reads: OCP CONNID value for OCP request that results in buffer ownership error. CONNID[8] = 0 indicates system initiated request. CONNID[8] = 1 indicates internally initiated request. Valid only when SYSERR is set to 1 otherwise returns 0x0. CONNID = 0x000 through 0x0FF / system initiator CONNID = 0x100 / ARP32 initiated error CONNID = 0x101 / VCOP initiated error CONNID = 0x102 / EDMA TC0 initiated error CONNID = 0x103 / EDMA TC1 initiated error. Cleared through write :1: to *ERR bit field. | RW | 0x0000 |
15:4 | RESERVED | R | 0x000 | |
3 | SYSERR | 0 - System initiated parity error not recorded 1 - System initiated parity error detected/recorded. Write 1 to clear. | RW | 0x0 |
2 | DMAERR | 0 : EDMA initiated parity error not recorded 1 : EDMA parity error detected/recorded Write 1 to clear. | RW | 0x0 |
1 | VERR | 0 : VCOP initiated parity error not recorded 1 : VCOP initiated parity error detected/recorded Write 1 to clear. | RW | 0x0 |
0 | ARP32ERR | 0 : ARP32 initiated parity error not recorded 1 : ARP32 initiated parity error detected/recorded Write 1 to clear | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00B8 | ||
Physical Address | 0x4208 00B8 0x0208 00B8 0x4218 00B8 0x0218 00B8 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | IBUF error detection address register | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ADDR | Physical Address (i.e. / not aliased address) of parity error. For VCOP accesses / indicates 32-B aligned address. For EDMA or System accesses / indicates 16-B aligned access. For ARP32 / indicates 4-B aligned address. | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00BC | ||
Physical Address | 0x4208 00BC 0x0208 00BC 0x4218 00BC 0x0218 00BC | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | IBUF error detection address byte offset register | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | BO | Address byte offset for parity error. Indicates that an error has occured in byte offset #n. 0: No error occuredin byte offset #n; 1: Error occured in byte offset #n. Write to clear any of MEM.SYSERR/DMARR/ARP32/or VERR. | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00F8 | ||
Physical Address | 0x4208 00F8 0x0208 00F8 0x4218 00F8 0x0218 00F8 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | ARP32 disconnect enable register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | ENABLE | Disconnect Enable for Event #n 0: Disconnect disabled 1: Disconnect enabled | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 00FC | ||
Physical Address | 0x4208 00FC 0x0208 00FC 0x4218 00FC 0x0218 00FC | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | OCP interface disconnect enable register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | ENABLE | Disconnect Enable for Event #n. 0: Disconnect disabled 1: Disconnect enabled | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0110 | ||
Physical Address | 0x4208 0110 0x0208 0110 0x4218 0110 0x0218 0110 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Per event memory switch error interrupt status register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | R | 0x0 | |
3:0 | EVENT | settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0114 | ||
Physical Address | 0x4208 0114 0x0208 0114 0x4218 0114 0x0218 0114 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Memory switch error interrupt status register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | R | 0x0 | |
3:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0118 | ||
Physical Address | 0x4208 0118 0x0208 0118 0x4218 0118 0x0218 0118 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Memory switch error interrupt enable register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | R | 0x0 | |
3:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 011C | ||
Physical Address | 0x4208 011C 0x0208 011C 0x4218 011C 0x0218 011C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Memory switch error interrupt clear register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | R | 0x0 | |
3:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0120 | ||
Physical Address | 0x4208 0120 0x0208 0120 0x4218 0120 0x0218 0120 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Per event error detection local interrupt status register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | EVENT | settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0124 | ||
Physical Address | 0x4208 0124 0x0208 0124 0x4218 0124 0x0218 0124 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Error detection local interrupt status register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0128 | ||
Physical Address | 0x4208 0128 0x0208 0128 0x4218 0128 0x0218 0128 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Error detection local interrupt enable register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 012C | ||
Physical Address | 0x4208 012C 0x0208 012C 0x4218 012C 0x0218 012C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Error detection local interrupt clear register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0200 | ||
Physical Address | 0x4208 0200 0x0208 0200 0x4218 0200 0x0218 0200 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0204 | ||
Physical Address | 0x4208 0204 0x0208 0204 0x4218 0204 0x0218 0204 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0208 | ||
Physical Address | 0x4208 0208 0x0208 0208 0x4218 0208 0x0218 0208 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 020C | ||
Physical Address | 0x4208 020C 0x0208 020C 0x4218 020C 0x0218 020C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 01D0 + (0x10*n) | ||
Physical Address | 0x4208 01D0 + (0x10*n) 0x0208 01D0 + (0x10*n) 0x4218 01D0 + (0x10*n) 0x0218 01D0 + (0x10*n) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 01D4 + (0x10*n) | ||
Physical Address | 0x4208 01D4 + (0x10*n) 0x0208 01D4 + (0x10*n) 0x4218 01D4 + (0x10*n) 0x0218 01D4 + (0x10*n) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 01D8 + (0x10*n) | ||
Physical Address | 0x4208 01D8 + (0x10*n) 0x0208 01D8 + (0x10*n) 0x4218 01D8 + (0x10*n) 0x0218 01D8 + (0x10*n) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 01DC + (0x10*n) | ||
Physical Address | 0x4208 01DC + (0x10*n) 0x0208 01DC + (0x10*n) 0x4218 01DC + (0x10*n) 0x0218 01DC + (0x10*n) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0000 02FC | ||
Physical Address | 0x4208 02FC 0x0208 02FC 0x4218 02FC 0x0218 02FC | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | Wake enable register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x00 | |
23:0 | ENABLE | Wakeup Enable for event EVE_EVT_INT #n 0: Interrupt #n disabled for wakeup 1: Interrupt #n enabled for wakeup | RW | 0x00 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0300 + (0x4*i) | ||
Physical Address | 0x4208 0300 + (0x4*i) 0x0208 0300 + (0x4*i) 0x4218 0300 + (0x4*i) 0x0218 0300 + (0x4*i) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | MMR Lock/Unlock register | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MMR_LOCK |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | MMR_LOCK | Lock/Unlock register for corresponding region | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0400 | ||
Physical Address | 0x4208 0400 0x0208 0400 0x4218 0400 0x0218 0400 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | |||
2:0 | ENABLE | MISR Enable #N 0: MISR #n disabled 1: MISR #n enabled Bit 0: MISR 0 - ARP32 PMEM path Bit 1: MISR 1 - ARP32 DMEM path Bit 2: MISR 2 - INTC WBUF path | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0404 | ||
Physical Address | 0x4208 0404 0x0208 0404 0x4218 0404 0x0218 0404 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CLEAR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0 | |
2:0 | CLEAR | MISR Clear #N Write 0: no effect Write 1: Clear MISR #n Read 0: Previous MISR clear command has completed. Read 1: MISR Clear in progress (this state may never actually be readable) | RW | 0x00 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0410 | ||
Physical Address | 0x4208 0410 0x0208 0410 0x4218 0410 0x0218 0410 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SIGNATURE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | SIGNATURE | MISR Signature Value Write value to initialize to a desired seed. (only valid when disabled / undefined when enabled). Must be written as a 32-b write w/ all byte enable signals active. Read value returns current signature value. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0414 | ||
Physical Address | 0x4208 0414 0x0208 0414 0x4218 0414 0x0218 0414 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SIGNATURE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | SIGNATURE | MISR Signature Value Write value to initialize to a desired seed. (only valid when disabled / undefined when enabled). Must be written as a 32-b write w/ all byte enable signals active. Read value returns current signature value. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0418 | ||
Physical Address | 0x4208 0418 0x0208 0418 0x4218 0418 0x0218 0418 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SIGNATURE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | SIGNATURE | MISR Signature Value Write value to initialize to a desired seed. (only valid when disabled / undefined when enabled). Must be written as a 32-b write w/ all byte enable signals active. Read value returns current signature value. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 041C | ||
Physical Address | 0x4208 041C 0x0208 041C 0x4218 041C 0x0218 041C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SIGNATURE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | SIGNATURE | MISR Signature Value Write value to initialize to a desired seed. (only valid when disabled / undefined when enabled). Must be written as a 32-b write w/ all byte enable signals active. Read value returns current signature value. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0420 + (0x4*k) | ||
Physical Address | 0x4208 0420 + (0x4*k) 0x0208 0420 + (0x4*k) 0x4218 0420 + (0x4*k) 0x0218 0420 + (0x4*k) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SIGNATURE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | SIGNATURE | MISR Signature Value Write value to initialize to a desired seed. (only valid when disabled / undefined when enabled). Must be written as a 32-b write w/ all byte enable signals active. Read value returns current signature value. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0500 | ||
Physical Address | 0x4208 0500 0x0208 0500 0x4218 0500 0x0218 0500 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LINE_NUMBER |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0 | |
2:0 | LINE_NUMBER | Software End Of Interrupt (EOI) control. Write number of interrupt output to force re-evaluation of associated pending interrupts. Refer to Section Error: Reference source not found for EOI mapping. Reads always return 0x0. Write n : EOI for Interrupt output associated w/ EOI #n. | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0510 | ||
Physical Address | 0x4208 0510 0x0208 0510 0x4218 0510 0x0218 0510 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | EVENT | Settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0514 | ||
Physical Address | 0x4208 0514 0x0208 0514 0x4218 0514 0x0218 0514 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0518 | ||
Physical Address | 0x4208 0518 0x0208 0518 0x4218 0518 0x0218 0518 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 051C | ||
Physical Address | 0x4208 051C 0x0208 051C 0x4218 051C 0x0218 051C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | R | 0x0000 | |
15:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0520 + (0x10*k) | ||
Physical Address | 0x4208 0520 + (0x10*k) 0x0208 0520 + (0x10*k) 0x4218 0520 + (0x10*k) 0x0218 0520 + (0x10*k) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0524 + (0x10*k) | ||
Physical Address | 0x4208 0524 + (0x10*k) 0x0208 0524 + (0x10*k) 0x4218 0524 + (0x10*k) 0x0218 0524 + (0x10*k) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0528 + (0x10*k) | ||
Physical Address | 0x4208 0528 + (0x10*k) 0x0208 0528 + (0x10*k) 0x4218 0528 + (0x10*k) 0x0218 0528 + (0x10*k) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 052C + (0x10*k) | ||
Physical Address | 0x4208 052C + (0x10*k) 0x0208 052C + (0x10*k) 0x4218 052C + (0x10*k) 0x0218 052C + (0x10*k) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0580 + (0x10*j) | ||
Physical Address | 0x4208 0580 + (0x10*j) 0x0208 0580 + (0x10*j) 0x4218 0580 + (0x10*j) 0x0218 0580 + (0x10*j) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | R | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0584 + (0x10*j) | ||
Physical Address | 0x4208 0584 + (0x10*j) 0x0208 0584 + (0x10*j) 0x4218 0584 + (0x10*j) 0x0218 0584 + (0x10*j) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x00008 0588 + (0x10*j) | ||
Physical Address | 0x4208 0588 + (0x10*j) 0x0208 0588 + (0x10*j) 0x4218 0588 + (0x10*j) 0x0218 0588 + (0x10*j) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x00008 058C + (0x10*j) | ||
Physical Address | 0x4208 058C + (0x10*j) 0x0208 058C + (0x10*j) 0x4218 058C + (0x10*j) 0x0218 058C + (0x10*j) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0680 | ||
Physical Address | 0x4208 0680 0x0208 0680 0x4218 0680 0x0218 0680 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | R | 0x00 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0684 | ||
Physical Address | 0x4208 0684 0x0208 0684 0x4218 0684 0x0218 0684 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0688 | ||
Physical Address | 0x4208 0688 0x0208 0688 0x4218 0688 0x0218 0688 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 068C | ||
Physical Address | 0x4208 068C 0x0208 068C 0x4218 068C 0x0218 068C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0690 | ||
Physical Address | 0x4208 0690 0x0208 0690 0x4218 0690 0x0218 0690 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | settable raw status for event #n Write 0: No action Read 0: No event pending Read 1: Event pending Write 1: Set event (for debug) | R | 0x00 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0694 | ||
Physical Address | 0x4208 0694 0x0208 0694 0x4218 0694 0x0218 0694 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | Clearable / enabled status for event #N Write 0: No action Read 0: No (enabled) event pending Read 1: Enabled Event pending Write 1: Clear raw event | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0698 | ||
Physical Address | 0x4208 0698 0x0208 0698 0x4218 0698 0x0218 0698 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Enable interrupt | RW | 0x0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 069C | ||
Physical Address | 0x4208 069C 0x0208 069C 0x4218 069C 0x0218 069C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ENABLE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | ENABLE | Enable for event #n Write 0: No action Read 0: Interrupt disabled Read 1: Interrupt enabled Write 1: Disable interrupt (i.e. / clear ENABLEn bit) | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0700 + (0x10*m) | ||
Physical Address | 0x4208 0700 + (0x10*m) 0x0208 0700 + (0x10*m) 0x4218 0700 + (0x10*m) 0x0218 0700 + (0x10*m) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | GP Output #n Write 0: Drive GP Output #n low/1 Read 0: GP Output #n is low/0. Write 1: Drive GP Output #n high/1. Read 1: GP Output is high/1. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0704 + (0x10*m) | ||
Physical Address | 0x4208 0704 + (0x10*m) 0x0208 0704 + (0x10*m) 0x4218 0704 + (0x10*m) 0x0218 0704 + (0x10*m) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | GP Output #n Write 0: No action Read 0: GP Output #n is low/0. Write 1: Drive GP Output #n high/1. Read 1: GP Output is high/1. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0708 + (0x10*m) | ||
Physical Address | 0x4208 0708 + (0x10*m) 0x0208 0708 + (0x10*m) 0x4218 0708 + (0x10*m) 0x0218 0708 + (0x10*m) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | GP Output #n Write 0: Drive GP Output #n low/1 Read 0: GP Output #n is low/0. Write 1: Drive GP Output #n high/1. Read 1: GP Output is high/1. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 070C + (0x10*m) | ||
Physical Address | 0x4208 070C + (0x10*m) 0x0208 070C + (0x10*m) 0x4218 070C + (0x10*m) 0x0218 070C + (0x10*m) | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | GP Output #n Write 0: No action Read 0: GP Output #n is low/0. Write 1: Drive GP Output #n high/1 for four cycles / then drive low/0. Read 1: GP Output #n is high/1. Note: Writing to GPOUT registers when the four cycles for the previous write to GPOUT_PULSE register have not been completed can result in unpredictable output. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0740 | ||
Physical Address | 0x4208 0740 0x0208 0740 0x4218 0740 0x0218 0740 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | GP Input #n Read 0: GP Input #n is low/0. Read 1: GP Input is high/1. | R | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0744 | ||
Physical Address | 0x4208 0744 0x0208 0744 0x4218 0744 0x0218 0744 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EVENT | GP Input #n Read 0: GP Input #n is low/0. Read 1: GP Input is high/1. | R | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0780 | ||
Physical Address | 0x4208 0780 0x0208 0780 0x4218 0780 0x0218 0780 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x000 | |
7:0 | EVENT | Internal CME Done Output #n. Write 0: Drive Internal CME Done #n low/1 Read 0: Drive Internal CME Done #n is low/0. Write 1: Drive Internal CME Done #n high/1. Read 1: Internal CME Done is high/1. | RW | 0x00 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0784 | ||
Physical Address | 0x4208 0784 0x0208 0784 0x4218 0784 0x0218 0784 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x000 | |
7:0 | EVENT | Internal CME Done #n Write 0: No action Read 0: Internal CME Done #n is low/0. Write 1: Drive Internal CME Done #n high/1. Read 1: Internal CME Done is high/1. | RW | 0x00 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0788 | ||
Physical Address | 0x4208 0788 0x0208 0788 0x4218 0788 0x0218 0788 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x000 | |
7:0 | EVENT | Internal CME Done #n Write 0: No action Read 0: Internal CME Done #n is low/0. Write 1: Drive Internal CME Done #n low/0. Read 1: Internal CME Done #n is high/1. | RW | 0x00 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 078C | ||
Physical Address | 0x4208 078C 0x0208 078C 0x4218 078C 0x0218 078C | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EVENT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x000 | |
7:0 | EVENT | Internal CME Done #n Write 0: No action Read 0: Internal CME Done #n is low/0. Write 1: Drive Internal CME Done #n high/1 for four cycles / then drive low/0. Read 1: Internal CME Done #n is high/1. Note: Writing to GPOUT registers when the four cycles for the previous write to GPOUT_PULSE register have not been completed can result in unpredictable output. | RW | 0x00 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0790 | ||
Physical Address | 0x4208 0790 0x0208 0790 0x4218 0790 0x0218 0790 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SEL7 | SEL6 | SEL5 | SEL4 | SEL3 | SEL2 | SEL1 | SEL0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:28 | SEL7 | CME Done Output select for Bit #7 (n=7). | RW | 0x0 |
27:24 | SEL6 | CME Done Output select for Bit #6 (n=6). | RW | 0x0 |
23:20 | SEL5 | CME Done Output select for Bit #5 (n=5). | RW | 0x0 |
19:16 | SEL4 | CME Done Output select for Bit #4 (n=4). | RW | 0x0 |
15:12 | SEL3 | CME Done Output select for Bit #3 (n=3). | RW | 0x0 |
11:8 | SEL2 | CME Done Output select for Bit #2 (n=2). | RW | 0x0 |
7:4 | SEL1 | CME Done Output select for Bit #1 (n=1). | RW | 0x0 |
3:0 | SEL0 | CME Done Output select for Bit #0 (n=0) 0: Driven by EDMA cc_int0 1: Driven by EDMA cc_int1 2: Driven by EDMA cc_int2 3: Driven by EDMA cc_int3 4: Driven by EDMA cc_int4 5: Driven by EDMA cc_int5 6: Driven by EDMA cc_int6 7: Driven by EDMA cc_int7 8: Driven by EVE_CME_DONE_GPOUTn 9: driven by eve_cme_done_gpout[0+n] (from EVE1) 10: driven by eve_cme_done_gpout[8+n] (from EVE2) | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 794 | ||
Physical Address | 0x4208 0794 0x0208 0794 0x4218 0794 0x0218 0794 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x0000 0000 | |
7:0 | EN | EVE CME Done EN #n Write 0: No action Read 0: EVE CME Done #n is disabled. Write 1: Enable EVE CME Done #n event. This allows the status of the CME Done #n to propagate to the output. Read 1: EVE CME Done #n is enabled. | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0FE0 | ||
Physical Address | 0x4208 0FE0 0x0208 0FE0 0x4218 0FE0 0x0218 0FE0 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OCPM1_SCONNECT | RESERVED | OCPM1_MCONNECT | RESERVED | OCPM0_SCONNECT | RESERVED | OCPM0_MCONNECT | RESERVED | OCPS_SCONNECT | RESERVED | OCPS_MCONNECT | RESERVED | MWAIT | MSTANDBY | SWAKEUP | SIDLEACK | SIDLEREQ |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | RESERVED | R | 0x0 | |
30:28 | OCPM1_SCONNECT | Readable state of OCP Power management handshake | R | 0x0 |
27:26 | RESERVED | R | 0x0 | |
25:24 | OCPM1_MCONNECT | Readable state of OCP Power management handshake | R | 0x0 |
23 | RESERVED | R | 0x0 | |
22:20 | OCPM0_SCONNECT | Readable state of OCP Power management handshake | R | 0x0 |
19:18 | RESERVED | R | 0x0 | |
17:16 | OCPM0_MCONNECT | Readable state of OCP Power management handshake | R | 0x0 |
15 | RESERVED | R | 0x0 | |
14:12 | OCPS_SCONNECT | Readable state of OCP Power management handshake | R | 0x0 |
11:10 | RESERVED | R | 0x0 | |
9:8 | OCPS_MCONNECT | Readable state of OCP Power management handshake | R | 0x0 |
7:6 | RESERVED | R | 0x0 | |
5 | MWAIT | Readable state of OCP Power management handshake | R | 0x0 |
4 | MSTANDBY | Readable state of OCP Power management handshake | R | 0x0 |
3 | SWAKEUP | Readable state of OCP Power management handshake | R | 0x0 |
2:1 | SIDLEACK | Readable state of OCP Power management handshake | R | 0x0 |
0 | SIDLEREQ | Readable state of OCP Power management handshake | R | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0FE4 | ||
Physical Address | 0x4208 0FE4 0x0208 0FE4 0x4218 0FE4 0x0218 0FE4 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STBY_MDISCACK_OCPM1 | STBY_MDISCACK_OCPM0 | STBY_MDISCREQ_OCPM1 | STBY_MDISCREQ_OCPM0 | IDLE_SDISCONNECT_ACK | IDLE_SDISCONNECT_REQ | EVE_IDLE_INTR_DISABLE | TPTC1_MWAIT | TPTC0_MWAIT | EVE_PCACHE_OCP_BUSY | EVE_CONTROL_SIDLEACK | SMSET_SIDLEACK | L2_EVE_SIDLEACK | MMU1_CONFIG_SIDLEACK | MMU1_SIDLEACK | MMU0_CONFIG_SIDLEACK | MMU0_SIDLEACK | SCTM_SIDLEACK | TPCC_SIDLEACK | TPTC1_SIDLEACK | TPTC0_SIDLEACK | SUBMODULE_IDLE_REQ |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | RESERVED | R | 0x0 | |
23:22 | STBY_MDISCACK_OCPM1 | Readable state of internal power management handshake | R | 0x0 |
21:20 | STBY_MDISCACK_OCPM0 | Readable state of internal power management handshake | R | 0x0 |
19 | STBY_MDISCREQ_OCPM1 | Readable state of internal power management handshake | R | 0x0 |
18 | STBY_MDISCREQ_OCPM0 | Readable state of internal power management handshake | R | 0x0 |
17 | IDLE_SDISCONNECT_ACK | Readable state of internal power management handshake | R | 0x0 |
16 | IDLE_SDISCONNECT_REQ | Readable state of internal power management handshake | R | 0x0 |
15 | EVE_IDLE_INTR_DISABLE | Readable state of internal power management handshake | R | 0x0 |
14 | TPTC1_MWAIT | Readable state of internal power management handshake | R | 0x0 |
13 | TPTC0_MWAIT | Readable state of internal power management handshake | R | 0x0 |
12 | EVE_PCACHE_OCP_BUSY | Readable state of internal power management handshake | R | 0x0 |
11 | EVE_CONTROL_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
10 | SMSET_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
9 | L2_EVE_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
8 | MMU1_CONFIG_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
7 | MMU1_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
6 | MMU0_CONFIG_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
5 | MMU0_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
4 | SCTM_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
3 | TPCC_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
2 | TPTC1_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
1 | TPTC0_SIDLEACK | Readable state of internal power management handshake | R | 0x0 |
0 | SUBMODULE_IDLE_REQ |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0FE8 | ||
Physical Address | 0x4208 0FE8 0x0208 0FE8 0x4218 0FE8 0x0218 0FE8 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VALUE | RESERVED | GROUP |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | VALUE | Read returns state of eve_dbgout bus. | R | 0x000 |
7:4 | RESERVED | R | 0x0 | |
3:0 | GROUP | Debug Group Output control : mux select 0x0 : disabled / all debug outputs driven to 0x0. 0x1 : select output group1 0x2 : select output group2 : 0xN : select output groupN Others - reserved | RW | 0x0 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0FF4 | ||
Physical Address | 0x4208 0FF4 0x0208 0FF4 0x4218 0FF4 0x0218 0FF4 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | VAL | Value; This register is reserved for any necessary ECOs that may be required later in the design cycle. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0FF8 | ||
Physical Address | 0x4208 0FF8 0x0208 0FF8 0x4218 0FF8 0x0218 0FF8 | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | VAL | Value; This register is reserved for any necessary ECOs that may be required later in the design cycle. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |
Address Offset | 0x0008 0FFC | ||
Physical Address | 0x4208 0FFC 0x0208 0FFC 0x4218 0FFC 0x0218 0FFC | Instance | EVE1 EVE1_DSP EVE2 EVE2_DSP |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | VAL | Value; This register is reserved for any necessary ECOs that may be required later in the design cycle. | RW | 0x0000 0000 |
Embedded Vision Engine (EVE) Subsystem |