SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Register Name | Type | Register Width (Bits) | Address Offset | CM_CORE__RESTORE Physical Address L4_CFG Interconnect |
---|---|---|---|---|
CM_L3MAIN1_CLKSTCTRL_RESTORE | RW | 32 | 0x0000 0018 | 0x4A00 9E18 |
CM_L4CFG_CLKSTCTRL_RESTORE | RW | 32 | 0x0000 0020 | 0x4A00 9E20 |
CM_L4PER_CLKSTCTRL_RESTORE | RW | 32 | 0x0000 0028 | 0x4A00 9E28 |
CM_L3INIT_CLKSTCTRL_RESTORE | RW | 32 | 0x0000 002C | 0x4A00 9E2C |
CM_L3INSTR_L3_MAIN_2_CLKCTRL_RESTORE | RW | 32 | 0x0000 0030 | 0x4A00 9E30 |
CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE | RW | 32 | 0x0000 0034 | 0x4A00 9E34 |
CM_L3INSTR_OCP_WP_NOC_CLKCTRL_RESTORE | RW | 32 | 0x0000 0038 | 0x4A00 9E38 |
CM_CM_CORE_PROFILING_CLKCTRL_RESTORE | RW | 32 | 0x0000 003C | 0x4A00 9E3C |
CM_L3MAIN1_DYNAMICDEP_RESTORE | RW | 32 | 0x0000 0048 | 0x4A00 9E48 |
CM_L4CFG_DYNAMICDEP_RESTORE | RW | 32 | 0x0000 0058 | 0x4A00 9E58 |
CM_L4PER_DYNAMICDEP_RESTORE | RW | 32 | 0x0000 005C | 0x4A00 9E5C |
RESERVED | R | 32 | 0x0000 0060 | 0x4A00 9E60 |
CM_DMA_STATICDEP_RESTORE | RW | 32 | 0x0000 006C | 0x4A00 9E6C |