SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
Table 15-1 lists μDMA channel assignments to peripherals.
Channel | Peripheral | waitonreq | map _wiatonreq | stall | dma _done | dma _active | DMA_CHANNEL _WITH_2STAGE_SYNC | DMA _ACTIVE_FF | DMA_CHANNEL _ASYNC |
---|---|---|---|---|---|---|---|---|---|
21–31 | Reserved | 1 | yes | yes | 0 | 0 | |||
20(1) | Software 3 | 1 | 0 | 0 | |||||
19(1) | Software 2 | 1 | 0 | 0 | |||||
18(1) | Software 1 | 1 | yes | 0 | 0 | ||||
17 | SSP1_TX | 1 | yes | yes | 0 | 0 | |||
16 | SSP1_RX | 1 | yes | yes | 0 | 0 | |||
15 | AON_RTC | 0 | 0 | 1 | |||||
14 | DMA_PROG | 0 | 0 | 1 | |||||
13 | AON_PROG2 | 0 | 0 | 1 | |||||
12 | GPT1_B | 1 | yes | 1 | 0 | ||||
11 | GPT1_A | 1 | yes | 1 | 0 | ||||
10 | GPT0_B | 1 | yes | 1 | 0 | ||||
9 | GPT0_A | 1 | yes | 1 | 0 | ||||
8 | AUX_SW | 0 | 0 | 1 | |||||
7 | AUX_ADC | 1 | yes | yes | 0 | 1 | 1 | ||
6 | UART1_TX | 1 | yes | yes | 0 | 0 | |||
5 | UART1_RX | 1 | yes | yes | 0 | 0 | |||
4 | SSP0_TX | 1 | yes | yes | 0 | 0 | |||
3 | SSP0_RX | 1 | yes | yes | 0 | 0 | |||
2 | UART0_TX | 1 | yes | yes | 0 | 0 | |||
1 | UART0_RX | 1 | yes | yes | 0 | 0 | |||
0(1) | Software 0 | 1 | yes | yes | 0 | 0 |