SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
This chapter provides information on the CC13x2 and CC26x2 device platform implementation of the Arm® Cortex®-M4F processor peripherals, including:
Table 5-1 lists the address map of the private peripheral bus (PPB). Some peripheral register regions are split into two address regions, as indicated by two addresses listed.
Address | Core Peripheral | Link |
---|---|---|
0xE000 E010 to 0xE000 E01C | System timer (SysTick) | See Section 5.2.1 |
0xE000 E100 to 0xE000 E420 0xE000 EF00 to 0xE000 EF00 | Nested vectored interrupt controller (NVIC) | See Section 5.2.2 |
0xE000 E008 to 0xE000 E00F 0xE000 ED00 to 0xE000 ED3F | System control block (SCB) | See Section 5.2.3 |
0xE000 1000 to 0xE000 1FFC | Data watchpoint and trace (DWT) | See Section 5.2.7 |
0xE000 2000 to 0xE000 2FFC | Flash patch and breakpoint (FPB) | See Section 5.2.5 |
0xE000 0000 to 0xE000 0FFC | Instrumentation trace macrocell (ITM) | See Section 5.2.4 |
0xE00F F000 to 0xE00F FFFC | ROM table | |
0xE004 0000 to 0xE004 0FFC | Trace port interface unit (TPIU) | See Section 5.2.6 |
0xE00F EFF8 to 0xE00F EFFC | TIPROP |