SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
In this scenario the user:
Figure 20-19 shows the scenario for synchronous counter start – ignore 0 stop events.
Table 20-27 lists the associated timing requirements for this scenario.
Description | Label | Requirement |
---|---|---|
Minimum high time | t_minH | 42 ns |
Minimum low time | t_minL | 126 ns |
Minimum delay | t_d | 21 ns |