DLPU100B
May 2020 – June 2024
DLP2021-Q1
,
DLP3021-Q1
1
Abstract
Trademarks
1
Introduction
1.1
Purpose and Scope
2
FPGA Pin Configuration and Functions
2.1
DMD Interface
2.2
Light Control
2.3
Communication
2.4
Support
2.5
FPGA Dedicated Pins
2.6
Power and Ground
2.7
Unused Pins
3
Specifications
3.1
Recommended Operating Conditions
3.2
FPGA Power Consumption
3.3
Host SPI Interface Timing
3.4
Power Supply and Reset Timing
3.4.1
Power-Up Timing
3.4.2
Power-Down Timing
3.4.3
Brownout Detection
3.5
DMD Interface Timing
3.6
Flash Memory Interface Timing
3.7
Reference Clock Timing
3.8
I2C Interface Timing
4
Feature Descriptions
4.1
Video Control
4.1.1
Video Options
4.1.2
Example 1: Display a Static Image
4.1.3
Example 2: Display 1 Video Repeatedly
4.1.4
Example 3: Display Two Videos Then Stop
4.1.5
Example 4: Display a Video Once and Then Display an Image Forever
4.1.6
Example 5: Display 3+ Videos/Images Seamlessly
4.2
Temperature Measurements
4.3
PWM Outputs
4.4
Host IRQ Interrupt Signal
4.5
Video and Image Compression
5
Layout
6
Host Command Protocol
6.1
SPI Specifications
6.2
SPI Write Command
6.3
SPI Read Command
7
FPGA Register Definitions
8
Revision History
3.6
Flash Memory Interface Timing
Table 3-8 Flash Memory Interface Timing
MIN
NOM
MAX
UNIT
DLP2021-Q1
f
clock
Clock frequency
140
MHz
Trace Delay
100
ps
DLP3021-Q1
f
clock
Clock frequency
130
MHz
Trace Delay
100
ps