SLUSD66D September 2019 – February 2021 TPS92520-Q1
PRODUCTION DATA
The TPS92520-Q1 incorporates a 10-bit successive approximation register (SAR) ADC. The single ADC is multiplexed to sample the following signals:
The SAR ADC sampling and conversion require 18 µs typical. Priority is given to CSNx inputs to ensure accurate output voltage measurement when operating at low PWM duty cycles. The ADC scheduler samples CSN1 and CSN2 inputs four times consecutively followed by other input parameters. The complete round-robin sampling sequence is illustrated in Figure 7-6.
The CSN1 and CSN2 inputs are sampled at an interval of 36 µs with an additional delay occurring every 9th sample. All other parameters are sampled at a rate of 810 µs. For example, VIN1 input is sampled after 45 ADC conversion cycles. The round robin sampling scheme ensures an adequate sampling speed to allow for very fast failure detection without data link loss, even when PWM dimming.