SLVAF93A october 2022 – april 2023 LP8764-Q1 , TPS6594-Q1
The configuration process described in this document writes to the NVM space and is intended to be used in a production line or development setting. This mechanism is not intended to be used in applications since the process impacts the regulator outputs and GPIO functions.
The Scalable PMIC GUI provides a mechanism to generate a binary image which can, in turn, be uploaded to the NVM of the PMIC. The binary is generated from the NVM programming page by selecting Save as Binary Code, as shown in Figure 1-1. See the Scalable PMIC's GUI User’s Guide for instructions on configuring the PMIC and generating an image from that configuration.
Table 1-1 shows examples of entries in the binary file. Each row consists of the page information, the register address, and the data.
Binary Row | Description |
---|---|
0x0004 = 0xa0 | Page 0 entries |
0x00d1 = 0x00 | |
0x0100 = 0x02 | Page 1 entries |
0x014A = 0x06 | |
0x3000 = 0x0A | Page 3 entries |
0x32ff = 0x00 | |
0x405 = 0xff | Page 4 entries |
0x409 = 0xff |