JAJSGV8B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The control registers are used to configure the device. The control registers are read and write capable.
Table 61 lists the memory-mapped registers for the control registers. All register offset addresses not listed in Table 61 should be considered as reserved locations and the register contents should not be modified.
Address | Register Name | Section |
---|---|---|
0x07 | Configuration Register | Go |
0x08 | Operation Control 1 Register | Go |
0x09 | Operation Control 2 Register | Go |
0x0A | Operation Control 3 Register | Go |
0x0B | PWM Control 1 Register | Go |
0x0C | PWM Control 2 Register | Go |
0x0D | Free-Wheeling Control 1 Register | Go |
0x0E | Free-Wheeling Control 2 Register | Go |
0x0F | PWM Map Control 1 Register | Go |
0x10 | PWM Map Control 2 Register | Go |
0x11 | PWM Map Control 3 Register | Go |
0x12 | PWM Map Control 4 Register | Go |
0x13 | PWM Frequency Control 1 Register | Go |
0x14 | PWM Frequency Control 2 Register | Go |
0x15 | PWM Duty Control Channel 1 Register | Go |
0x16 | PWM Duty Control Channel 2 Register | Go |
0x17 | PWM Duty Control Channel 3 Register | Go |
0x18 | PWM Duty Control Channel 4 Register | Go |
0x19 | PWM Duty Control Channel 5 Register | Go |
0x1A | PWM Duty Control Channel 6 Register | Go |
0x1B | PWM Duty Control Channel 7 Register | Go |
0x1C | PWM Duty Control Channel 8 Register | Go |
0x1D | Slew Rate Control 1 Register | Go |
0x1E | Slew Rate Control 2 Register | Go |
0x1F | Open-Load Detect (OLD) Control 1 Register | Go |
0x20 | Open-Load Detect (OLD) Control 2 Register | Go |
0x21 | Open-Load Detect (OLD) Control 3 Register | Go |
0x22 | Open-Load Detect (OLD) Control 4 Register | Go |
0x23 | Open-Load Detect (OLD) Control 5 Register | Go |
0x24 | Open-Load Detect (OLD) Control 6 Register | Go |