JAJSBW0G December 2012 – June 2019 UCC27531 , UCC27533 , UCC27536 , UCC27537 , UCC27538
PRODUCTION DATA.
The UCC2753x family of devices are single-channel, high-speed, gate drivers capable of effectively driving MOSFET and IGBT power switches by up to 2.5-A source and 5-A sink (asymmetrical drive) peak current. Strong sink capability in asymmetrical drive boosts immunity against parasitic Miller turn-on effect. The UCC2753x device can also feature a split-output configuration where the gate-drive current is sourced through the OUTH pin and sunk through the OUTL pin. This pin arrangement allows the user to apply independent turn-on and turn-off resistors to the OUTH and OUTL pins, respectively, and easily control the switching slew rates.
The driver has rail-to-rail drive capability and extremely small propagation delay, typically 17 ns.
The input threshold of UCC2753x is based on TTL and CMOS compatible low-voltage logic, which is fixed and independent of VDD supply voltage. The 1-V typical hysteresis offers excellent noise immunity.
The driver has an EN pin with fixed TTL compatible threshold. EN is internally pulled up; pulling EN low disables the driver, while leaving EN open provides normal operation. The EN pin can be used as an additional input with the same performance as the IN, IN+, IN1, and IN2 pins.
FEATURE | BENEFIT |
---|---|
High source and sink current capability, 2.5 A and 5 A (asymmetrical). | High current capability offers flexibility in employing UCC2753x device to drive a variety of power switching devices at varying speeds. |
Low 17 ns (typ) propagation delay. | Extremely low pulse transmission distortion. |
Wide VDD operating range of 10 V to 32 V. | Flexibility in system design. |
Can be used in split-rail systems such as driving IGBTs with both positive and negative(relative to Emitter) supplies. | |
Optimal for many SiC FETs. | |
VDD UVLO protection. | Outputs are held Low in UVLO condition, which ensures predictable, glitch-free operation at power up and power down. |
High UVLO of 8.9 V typical ensures that power switch is not on in high-impedance state which could result in high power dissipation or even failures. | |
Outputs held low when input pin (INx) in floating condition. | Safety feature, especially useful in passing abnormal condition tests during safety certification |
Split output structure option (OUTH, OUTL). | Allows independent optimization of turn-on and turn-off speeds using series gate resistors. |
Strong sink current (5 A) and low pull-down impedance (0.65 Ω). | High immunity to high dV/dt Miller turn-on events. |
CMOS and TTL compatible input threshold logic with wide hysteresis. | Enhanced noise immunity, while retaining compatibility with microcontroller logic level input signals (3.3 V, 5 V) optimized for digital power. |
Input capable of withstanding –6.5 V. | Enhanced signal reliability in noisy environments that experience ground bounce on the gate driver. |