SPRACT6A october 2020 – march 2023 F29H850TU , F29H850TU , F29H859TU-Q1 , F29H859TU-Q1 , TMS320F2800132 , TMS320F2800132 , TMS320F2800133 , TMS320F2800133 , TMS320F2800135 , TMS320F2800135 , TMS320F2800137 , TMS320F2800137 , TMS320F2800152-Q1 , TMS320F2800152-Q1 , TMS320F2800153-Q1 , TMS320F2800153-Q1 , TMS320F2800154-Q1 , TMS320F2800154-Q1 , TMS320F2800155 , TMS320F2800155 , TMS320F2800155-Q1 , TMS320F2800155-Q1 , TMS320F2800156-Q1 , TMS320F2800156-Q1 , TMS320F2800157 , TMS320F2800157 , TMS320F2800157-Q1 , TMS320F2800157-Q1 , TMS320F280021 , TMS320F280021 , TMS320F280021-Q1 , TMS320F280021-Q1 , TMS320F280023 , TMS320F280023 , TMS320F280023-Q1 , TMS320F280023-Q1 , TMS320F280023C , TMS320F280023C , TMS320F280025 , TMS320F280025 , TMS320F280025-Q1 , TMS320F280025-Q1 , TMS320F280025C , TMS320F280025C , TMS320F280025C-Q1 , TMS320F280025C-Q1 , TMS320F280033 , TMS320F280033 , TMS320F280034 , TMS320F280034 , TMS320F280034-Q1 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037 , TMS320F280037-Q1 , TMS320F280037-Q1 , TMS320F280037C , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280037C-Q1 , TMS320F280038-Q1 , TMS320F280038-Q1 , TMS320F280038C-Q1 , TMS320F280038C-Q1 , TMS320F280039 , TMS320F280039 , TMS320F280039-Q1 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C , TMS320F280039C-Q1 , TMS320F280039C-Q1 , TMS320F280040-Q1 , TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C , TMS320F280049C-Q1 , TMS320F280049C-Q1 , TMS320F28075 , TMS320F28075 , TMS320F28075-Q1 , TMS320F28075-Q1 , TMS320F28076 , TMS320F28076 , TMS320F28374D , TMS320F28374D , TMS320F28374S , TMS320F28374S , TMS320F28375D , TMS320F28375D , TMS320F28375S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28375S-Q1 , TMS320F28376D , TMS320F28376D , TMS320F28376S , TMS320F28376S , TMS320F28377D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28377D-Q1 , TMS320F28377S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28377S-Q1 , TMS320F28378D , TMS320F28378D , TMS320F28378S , TMS320F28378S , TMS320F28379D , TMS320F28379D , TMS320F28379D-Q1 , TMS320F28379D-Q1 , TMS320F28379S , TMS320F28379S , TMS320F28384D , TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388D , TMS320F28388S , TMS320F28388S , TMS320F28P650DH , TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1 , TMS320F28P659SH-Q1
Table 3-3 lists the required inputs needed to evaluate an ADC input driving circuit and provides a place to summarize the outputs. Completing this worksheet for each unique circuit in your real-time control application is recommended to ensure good settling performance. For some circuits, it may be desireable to use the alternate design methodology presented in the application report Charge-Sharing Driving Circuits for C2000 ADCs (using TINA-TI simulation tool). That report also provides a worksheet that can be evaluated using the alternate design methodology.
Symbol | Description | Value | Comments |
---|---|---|---|
Vfs | Full scale voltage range | In external reference mode,
this is the voltage supplied to the VREFHI pin (usually 3.0V or 2.5 V)
In internal reference mode, this is the effective input range based on the selected reference mode (usually 3.3 V or 2.5 V) |
|
N | Target settling resolution (bits) | Usually the same as the
resolution of the ADC Lower resolution can be targeted to relax the input design requirements |
|
Verrmax | Maximum error target | Vfs /
2N+1 Obtain using Analog Engineer's Calculator: ADC SAR Drive |
|
tsh | S+H time | Enter target S+H time if
known Longer S+H times will result in less stringent BW requirements for the driving op-amp. Can be solved for given a pre-determined op-amp selection or a pre-determined RS and CS |
|
Ron | ADC switch resistance | Provided in the Input
Model Parameters table in the device-specific data manual TI precision labs training refers to this as "Rsh" |
|
Ch | ADC S+H capacitance | Provided in the Input
Model Parameters table in the device-specific data manual TI precision labs training refers to this as "Csh" |
|
Cp | ADC pin parasitic capaciance | Provided in the Per-Channel Parasitic Capacitance table in the device-specific data manual | |
CS (range) | Range of source capacitance | Obtain using Analog
Engineer's Calculator: ADC SAR Drive. TI precision labs training refers to this as "Cfilt" |
|
RS (range) | Range of source resistance | Obtain using Analog
Engineer's Calculator: ADC SAR Drive. TI precision labs training refers to this as "Rfilt" |
|
BWOPA | ADC driver op-amp minimum bandwidth | Obtain using Analog Engineer's Calculator: ADC SAR Drive. | |
Op-amp | Selected Op-amp part number | Record selected op-amp here | |
Voa_ss | Steady state op-amp output voltage | Generated from DC nodal
analysis of the Voa node Copy to Voa_ss before proceeding with other simulations |
|
CS (final) | Final source capacitance | Final selected CS
from simulation. TI precision labs training refers to this as "Cfilt" |
|
RS (final) | Final source resistance | Final selected RS
from simulation. TI precision labs training refers to this as "Rfilt" |
|
BWRsCs | Filter bandwidth from CS and RS | 1 /
(2π·CS·RS ) Note: For proper settling,
the filter bandwidth will be necessarily higher than the ½ the
sampling frequency, thus the combination of CS and
RS generally will not function as an anti-aliasing
filter. |
|
Verr | Actual settling error | Ensure Verr <
Verrmax Othwerwise, additional iteration on selection of CS , RS , or the driving amplifier is needed. |