SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
There are four ISP output interrupt lines that are mapped to the ISS top interrupt request (IRQ) merger (for more information, see Section 9.1.2.1.1, ISS Interrupt Merger). Table 9-170 summarizes the ISP submodule interrupt events that can be mapped to the four ISP interrupt lines. An interrupt event can be enabled on any of the four interrupt lines through the ISP5_IRQENABLE_SET_i and ISP5_IRQENABLE_SET2_i registers (i = 0 to 3, one register per interrupt line). Each event must be enabled on only one interrupt line.
Register | Module | Destination | Comments |
---|---|---|---|
ISP5_IRQENABLE_SET_i[9] IPIPEIF_IRQ | IPIPEIF | ISP to ISS merger four IRQ lines | See Section 9.3.2.3.1. |
ISP5_IRQENABLE_SET_i[29] IPIPE_INT_DPC_RNEW1 | IPIPE | See Section 9.3.2.4.1. | |
ISP5_IRQENABLE_SET_i[28] IPIPE_INT_DPC_RNEW0 | |||
ISP5_IRQENABLE_SET_i[27] IPIPE_INT_DPC_INI | |||
ISP5_IRQENABLE_SET_i[8] IPIPE_INT_HST | |||
ISP5_IRQENABLE_SET_i[7] IPIPE_INT_BSC | |||
ISP5_IRQENABLE_SET_i[6] IPIPE_INT_DMA | |||
ISP5_IRQENABLE_SET_i[5] IPIPE_INT_LAST_PIX | |||
ISP5_IRQENABLE_SET_i[4] IPIPE_INT_REG | |||
ISP5_IRQENABLE_SET_i[25] IPIPE_INT_EOF | |||
ISP5_IRQENABLE_SET_i[12] H3A_INT | H3A | See Section 9.3.2.6. | |
ISP5_IRQENABLE_SET_i[24] H3A_INT_EOF | |||
ISP5_IRQENABLE_SET_i[23] RSZ_INT_EOF1 | RSZ | See Section 9.3.2.5.2. | |
ISP5_IRQENABLE_SET_i[22] RSZ_INT_EOF0 | |||
ISP5_IRQENABLE_SET_i[19] RSZ_FIFO_IN_BLK_ERR | |||
ISP5_IRQENABLE_SET_i[18] RSZ_FIFO_OVF | |||
ISP5_IRQENABLE_SET_i[17] RSZ_INT_CYC_RZB | |||
ISP5_IRQENABLE_SET_i[16] RSZ_INT_CYC_RZA | |||
ISP5_IRQENABLE_SET_i[15] RSZ_INT_DMA | |||
ISP5_IRQENABLE_SET_i[14] RSZ_INT_LAST_PIX | |||
ISP5_IRQENABLE_SET_i[13] RSZ_INT_REG | |||
ISP5_IRQENABLE_SET_i[3] ISIF_INT_3 | ISIF | See Section 9.3.2.7.1. | |
ISP5_IRQENABLE_SET_i[2] ISIF_INT_2 | |||
ISP5_IRQENABLE_SET_i[1] ISIF_INT_1 | |||
ISP5_IRQENABLE_SET_i[0] ISIF_INT_0 |