SBAA535A March   2022  – March 2024 ADC128D818 , ADS1000 , ADS1000-Q1 , ADS1013 , ADS1013-Q1 , ADS1014 , ADS1014-Q1 , ADS1015 , ADS1015-Q1 , ADS1018 , ADS1018-Q1 , ADS1100 , ADS1110 , ADS1112 , ADS1113 , ADS1113-Q1 , ADS1114 , ADS1114-Q1 , ADS1115 , ADS1115-Q1 , ADS1118 , ADS1118-Q1 , ADS1119 , ADS1120 , ADS1120-Q1 , ADS112C04 , ADS112U04 , ADS1130 , ADS1131 , ADS1146 , ADS1147 , ADS1148 , ADS1148-Q1 , ADS114S06 , ADS114S06B , ADS114S08 , ADS114S08B , ADS1158 , ADS1216 , ADS1217 , ADS1218 , ADS1219 , ADS1220 , ADS122C04 , ADS122U04 , ADS1230 , ADS1231 , ADS1232 , ADS1234 , ADS1235 , ADS1235-Q1 , ADS1243-HT , ADS1246 , ADS1247 , ADS1248 , ADS124S06 , ADS124S08 , ADS1250 , ADS1251 , ADS1252 , ADS1253 , ADS1254 , ADS1255 , ADS1256 , ADS1257 , ADS1258 , ADS1258-EP , ADS1259 , ADS1259-Q1 , ADS125H01 , ADS125H02 , ADS1260 , ADS1260-Q1 , ADS1261 , ADS1261-Q1 , ADS1262 , ADS1263 , ADS127L01 , ADS1281 , ADS1282 , ADS1282-SP , ADS1283 , ADS1284 , ADS1287 , ADS1291 , LMP90080-Q1 , LMP90100 , TLA2021 , TLA2022 , TLA2024

 

  1.   1
  2.   Abstract
  3.   Trademarks
  4. Introduction
  5. Data Sheet Timing and Nomenclature
  6. What Causes Conversion Latency in a Delta-Sigma ADC?
  7. Digital Filter Operation and Behavior
    1.     8
    2.     9
    3. 4.1 Unsettled Data Due to an ADC Operation
  8. ADC Features and Modes that Affect Conversion Latency
    1. 5.1 First Conversion Versus Second and Subsequent Conversion Latency
    2. 5.2 Conversion Mode
    3. 5.3 Programmable Delay
    4. 5.4 ADC Overhead Time
    5. 5.5 Clock Frequency
    6. 5.6 Chopping
  9. Analog Settling
  10. Important Takeaways
  11. Cycle Time Calculation Examples
    1. 8.1 Example #1: Using the ADS124S08
    2. 8.2 Example #2: Changing the Conversion Mode
    3. 8.3 Example #3: Changing the Filter Type
    4. 8.4 Example #4: Changing the Clock Frequency
    5. 8.5 Example #5: Enabling Chop and Reducing the Number of Conversions per Channel
    6. 8.6 Example #6: Scanning Two Channels With Different System Parameters
    7. 8.7 Example #7: Using the ADS1261
    8. 8.8 Example #8: Changing Multiple Parameters Using the ADS1261
  12. Summary
  13. 10Revision History

Clock Frequency

The ADC clock frequency plays an important role in determining the conversion latency values reported in the ADC data sheet. Typically, these latency values are reported with the default clock frequency, fCLK. For example, Table note #1 in the ADS124S08 conversion latency table states that the sinc3 filter conversion latency values are reported with fCLK = 4.096 MHz. However, choosing a different clock frequency, fCLK_NEW, proportionally changes the resulting latency time when reported in milliseconds.

Table 5-5 shows the number of tMOD periods, the default first-conversion latency, and the default ODR values for the ADS124S08 sinc3 filter. Table 5-5 also calculates the first-conversion latency and ODR values when fCLK_NEW = 4.5 MHz, which is the maximum clock frequency allowed by the ADS124S08.

Table 5-5 Calculating How Changing the Clock Frequency Affects First-Conversion Latency and ODR

# OF tMOD PERIODS

fCLK = 4.096 MHz

fCLK_NEW = 4.5 MHz

FIRST-CONVERSION LATENCY (ms)

ODR (SPS)

FIRST-CONVERSION LATENCY (ms)

ODR (SPS)

307265

1200.254

2.5

1092.498

2.7

153665

600.254

5

546.365

5.5

76865

300.254

10

273.298

11

46145

180.254

16.6

164.071

18

38465

150.254

20

136.765

22

15425

60.254

50

54.845

55

12857

50.223

60

45.714

66

7745

30.254

100

27.538

110

3905

15.254

200

13.885

220

1985

7.754

400

7.058

439

1025

4.004

800

3.645

879

808

3.156

1000

2.873

1099

424

1.656

2000

1.507

2197

232

0.906

4000

0.825

4395

Importantly, the number of tMOD periods in Table 5-5 is unaffected by changes in the clock frequency. However, the resulting conversion latency decreases while the ODR values increase when fCLK_NEW = 4.5 MHz, enabling faster conversion results.

Changing the clock frequency also impacts the programmable delay. As Table 5-3 shows, the ADS124S08 programmable delay is specified in terms of tMOD periods. For example, the default delay is 14 ∙ tMOD, which is 3.42 µs when fCLK = 4.096 MHz. This delay reduces to 3.11 µs when fCLK_NEW = 4.5 MHz. Ensure that the system still has the required delay when changing the value of the clock frequency.

One final thing to consider about the clock frequency is the tolerance. The clock frequency tolerance changes fCLK and therefore directly impacts the conversion latency as described throughout this section. For example, the ADS124S08 internal oscillator has a maximum accuracy tolerance of ±1.5%, which translates to a conversion latency variation of ±1.5%. Ultimately, consider how the clock frequency tolerance – whether the clock is internal or external to the ADC – might impact systems with very strict timing constraints.