SLAU847D October 2022 – May 2024 MSPM0L1105 , MSPM0L1106 , MSPM0L1227 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2228 , MSPM0L2228-Q1
The voltage generator generates different voltage levels required to generate voltage on COM and SEG lines. The voltage levels generated are summarized in the LCD Bias modes chapter. The figure below depicts the functionality of the voltage generator block. There are 5 levels (V1, V2, V3, V4, V5) as shown in the Voltage generator diagram above. These 5 voltages are used to generate different waveforms on segment and common pins depending on the bias and mux modes.
Static | 1 / 3 | 1 / 4 | |
---|---|---|---|
V1(Vlcd) | Vlcd | Vlcd | Vlcd |
V2 | NA | Vlcd * 2 / 3 | Vlcd * 3 / 4 |
V3 | NA | NA | Vlcd * 1 / 2 |
V4 | NA | Vlcd | Vlcd *1 / 4 |
V5 | NA | 0 | 0 |