SLAU847D October 2022 – May 2024 MSPM0L1105 , MSPM0L1106 , MSPM0L1227 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2228 , MSPM0L2228-Q1
The internal feedback loop can be programmed to a unity gain configuration to support OPA buffer mode. The noninverting input can be sourced from a variety of signals such as the external OPAx_INx or the on-board DAC and VREF peripherals. The OPA can output to an external pin by setting OUTPIN = 0x1 or be internally routed to on-board analog peripherals such as the ADC, COMP, and/or paired OPA by setting OUTPIN = 0x0.
Figure 16-3 shows the block diagram of the OPA in buffer mode with external OPAx_IN0+ as the noninverting input and the output internally routed to the ADC.
Figure 16-4 shows the block diagram of the OPA in buffer mode with DAC8.x_OUT as the noninverting input and the output routed out to a device pin. This mode enables the user to use the OPA peripheral as an output buffer for the comparator onboard reference DAC.