SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
ATL, VCP1, VCP2, MLB and USB3 (ULPI) are not supported on the AM571x / AM570x family of devices.
SATA and RTC are not supported on the AM570x family of devices.
MreqDomain is supported only on SR2.1.
Module Name | Module Base Address | Size |
---|---|---|
CTRL_MODULE_CORE | 0x4A00 2000 | 8 KiB |
CTRL_MODULE_WKUP | 0x4AE0 C000 | 4 KiB |
Register Name | Type | Register Width (Bits) | Address Offset | CTRL_MODULE_CORE Base Address |
---|---|---|---|---|
CTRL_CORE_MREQDOMAIN_EXP1(1) | RW | 32 | 0x0000 0108 | 0x4A00 2108 |
CTRL_CORE_MREQDOMAIN_EXP2(1) | RW | 32 | 0x0000 010C | 0x4A00 210C |
CTRL_CORE_MREQDOMAIN_EXP3(1) | RW | 32 | 0x0000 0110 | 0x4A00 2110 |
RESERVED_k (k = 0 to 7) | R | 32 | 0x0000 0114 + (k*4) | 0x4A00 2114 + (k*4) |
CTRL_CORE_STATUS | R | 32 | 0x0000 0134 | 0x4A00 2134 |
RESERVED | R | 32 | 0x0000 0138 | 0x4A00 2138 |
RESERVED | R | 32 | 0x0000 013C | 0x4A00 213C |
RESERVED | R | 32 | 0x0000 0140 | 0x4A00 2140 |
RESERVED | R | 32 | 0x0000 0144 | 0x4A00 2144 |
CTRL_CORE_SEC_ERR_STATUS_FUNC_1 | RW | 32 | 0x0000 0148 | 0x4A00 2148 |
RESERVED | R | 32 | 0x0000 014C | 0x4A00 214C |
CTRL_CORE_SEC_ERR_STATUS_DEBUG_1 | RW | 32 | 0x0000 0150 | 0x4A00 2150 |
RESERVED | R | 32 | 0x0000 0154 | 0x4A00 2154 |
RESERVED | R | 32 | 0x0000 0158 | 0x4A00 2158 |
CTRL_CORE_MPU_FORCEWRNP | RW | 32 | 0x0000 015C | 0x4A00 215C |
RESERVED | R | 32 | 0x0000 0160 | 0x4A00 2160 |
RESERVED | R | 32 | 0x0000 0164 | 0x4A00 2164 |
RESERVED | R | 32 | 0x0000 0168 | 0x4A00 2168 |
RESERVED | R | 32 | 0x0000 016C | 0x4A00 216C |
RESERVED | R | 32 | 0x0000 0170 | 0x4A00 2170 |
RESERVED | R | 32 | 0x0000 0174 | 0x4A00 2174 |
RESERVED | R | 32 | 0x0000 0178 | 0x4A00 2178 |
RESERVED | R | 32 | 0x0000 017C | 0x4A00 217C |
RESERVED | R | 32 | 0x0000 0180 | 0x4A00 2180 |
RESERVED | R | 32 | 0x0000 0184 | 0x4A00 2184 |
RESERVED | R | 32 | 0x0000 0188 | 0x4A00 2188 |
RESERVED | R | 32 | 0x0000 018C | 0x4A00 218C |
RESERVED | R | 32 | 0x0000 0190 | 0x4A00 2190 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_0 | R | 32 | 0x0000 0194 | 0x4A00 2194 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_1 | R | 32 | 0x0000 0198 | 0x4A00 2198 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_2 | R | 32 | 0x0000 019C | 0x4A00 219C |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_3 | R | 32 | 0x0000 01A0 | 0x4A00 21A0 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_4 | R | 32 | 0x0000 01A4 | 0x4A00 21A4 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_5 | R | 32 | 0x0000 01A8 | 0x4A00 21A8 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_0 | R | 32 | 0x0000 01AC | 0x4A00 21AC |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_1 | R | 32 | 0x0000 01B0 | 0x4A00 21B0 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_2 | R | 32 | 0x0000 01B4 | 0x4A00 21B4 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_3 | R | 32 | 0x0000 01B8 | 0x4A00 21B8 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_4 | R | 32 | 0x0000 01BC | 0x4A00 21BC |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_5 | R | 32 | 0x0000 01C0 | 0x4A00 21C0 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_6 | R | 32 | 0x0000 01C4 | 0x4A00 21C4 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_7 | R | 32 | 0x0000 01C8 | 0x4A00 21C8 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_0 | R | 32 | 0x0000 01CC | 0x4A00 21CC |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_1 | R | 32 | 0x0000 01D0 | 0x4A00 21D0 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_2 | R | 32 | 0x0000 01D4 | 0x4A00 21D4 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_3 | R | 32 | 0x0000 01D8 | 0x4A00 21D8 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_4 | R | 32 | 0x0000 01DC | 0x4A00 21DC |
CTRL_CORE_STD_FUSE_OPP_BGAP_GPU | R | 32 | 0x0000 01E0 | 0x4A00 21E0 |
CTRL_CORE_STD_FUSE_OPP_BGAP_MPU | R | 32 | 0x0000 01E4 | 0x4A00 21E4 |
CTRL_CORE_STD_FUSE_OPP_BGAP_CORE | R | 32 | 0x0000 01E8 | 0x4A00 21E8 |
CTRL_CORE_STD_FUSE_OPP_BGAP_MPU23 | R | 32 | 0x0000 01EC | 0x4A00 21EC |
RESERVED_x (x = 0 to 11) | R | 32 | 0x0000 01F0 | 0x4A00 21F0 |
CTRL_CORE_STD_FUSE_MPK_0 | R | 32 | 0x0000 0220 | 0x4A00 2220 |
CTRL_CORE_STD_FUSE_MPK_1 | R | 32 | 0x0000 0224 | 0x4A00 2224 |
CTRL_CORE_STD_FUSE_MPK_2 | R | 32 | 0x0000 0228 | 0x4A00 2228 |
CTRL_CORE_STD_FUSE_MPK_3 | R | 32 | 0x0000 022C | 0x4A00 222C |
CTRL_CORE_STD_FUSE_MPK_4 | R | 32 | 0x0000 0230 | 0x4A00 2230 |
CTRL_CORE_STD_FUSE_MPK_5 | R | 32 | 0x0000 0234 | 0x4A00 2234 |
CTRL_CORE_STD_FUSE_MPK_6 | R | 32 | 0x0000 0238 | 0x4A00 2238 |
CTRL_CORE_STD_FUSE_MPK_7 | R | 32 | 0x0000 023C | 0x4A00 223C |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_0 | R | 32 | 0x0000 0240 | 0x4A00 2240 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_1 | R | 32 | 0x0000 0244 | 0x4A00 2244 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_2 | R | 32 | 0x0000 0248 | 0x4A00 2248 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_3 | R | 32 | 0x0000 024C | 0x4A00 224C |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_4 | R | 32 | 0x0000 0250 | 0x4A00 2250 |
CTRL_CORE_STD_FUSE_OPP_VDD_GPU_LVT_5 | R | 32 | 0x0000 0254 | 0x4A00 2254 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_0 | R | 32 | 0x0000 0258 | 0x4A00 2258 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_1 | R | 32 | 0x0000 025C | 0x4A00 225C |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_2 | R | 32 | 0x0000 0260 | 0x4A00 2260 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_3 | R | 32 | 0x0000 0264 | 0x4A00 2264 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_4 | R | 32 | 0x0000 0268 | 0x4A00 2268 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_5 | R | 32 | 0x0000 026C | 0x4A00 226C |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_6 | R | 32 | 0x0000 0270 | 0x4A00 2270 |
CTRL_CORE_STD_FUSE_OPP_VDD_MPU_LVT_7 | R | 32 | 0x0000 0274 | 0x4A00 2274 |
RESERVED_v (v = 0 to 16) | R | 32 | 0x0000 0278 + (v*4) | 0x4A00 2278 + (v*4) |
CTRL_CORE_CUST_FUSE_SWRV_0 | R | 32 | 0x0000 02BC | 0x4A00 22BC |
CTRL_CORE_CUST_FUSE_SWRV_1 | R | 32 | 0x0000 02C0 | 0x4A00 22C0 |
CTRL_CORE_CUST_FUSE_SWRV_2 | R | 32 | 0x0000 02C4 | 0x4A00 22C4 |
CTRL_CORE_CUST_FUSE_SWRV_3 | R | 32 | 0x0000 02C8 | 0x4A00 22C8 |
CTRL_CORE_CUST_FUSE_SWRV_4 | R | 32 | 0x0000 02CC | 0x4A00 22CC |
CTRL_CORE_CUST_FUSE_SWRV_5 | R | 32 | 0x0000 02D0 | 0x4A00 22D0 |
CTRL_CORE_CUST_FUSE_SWRV_6 | R | 32 | 0x0000 02D4 | 0x4A00 22D4 |
RESERVED | R | 32 | 0x0000 02D8 | 0x4A00 22D8 |
RESERVED | R | 32 | 0x0000 02DC | 0x4A00 22DC |
RESERVED | R | 32 | 0x0000 02E0 | 0x4A00 22E0 |
RESERVED | R | 32 | 0x0000 02E4 | 0x4A00 22E4 |
RESERVED | R | 32 | 0x0000 02E8 | 0x4A00 22E8 |
RESERVED | R | 32 | 0x0000 02EC | 0x4A00 22EC |
CTRL_CORE_DEV_CONF | RW | 32 | 0x0000 0300 | 0x4A00 2300 |
RESERVED | R | 32 | 0x0000 0304 | 0x4A00 2304 |
CTRL_CORE_TEMP_SENSOR_MPU | R | 32 | 0x0000 032C | 0x4A00 232C |
CTRL_CORE_TEMP_SENSOR_GPU | R | 32 | 0x0000 0330 | 0x4A00 2330 |
CTRL_CORE_TEMP_SENSOR_CORE | R | 32 | 0x0000 0334 | 0x4A00 2334 |
RESERVED | R | 32 | 0x0000 033C | 0x4A00 233C |
RESERVED | R | 32 | 0x0000 0340 | 0x4A00 2340 |
RESERVED | R | 32 | 0x0000 0344 | 0x4A00 2344 |
CTRL_CORE_CORTEX_M4_MMUADDRTRANSLTR | RW | 32 | 0x0000 0358 | 0x4A00 2358 |
CTRL_CORE_CORTEX_M4_MMUADDRLOGICTR | RW | 32 | 0x0000 035C | 0x4A00 235C |
CTRL_CORE_HWOBS_CONTROL | RW | 32 | 0x0000 0360 | 0x4A00 2360 |
RESERVED | R | 32 | 0x0000 0364 | 0x4A00 2364 |
RESERVED | R | 32 | 0x0000 0368 | 0x4A00 2368 |
RESERVED | R | 32 | 0x0000 036C | 0x4A00 236C |
CTRL_CORE_PHY_POWER_USB | RW | 32 | 0x0000 0370 | 0x4A00 2370 |
CTRL_CORE_PHY_POWER_SATA | RW | 32 | 0x0000 0374 | 0x4A00 2374 |
CTRL_CORE_BANDGAP_MASK_1 | RW | 32 | 0x0000 0380 | 0x4A00 2380 |
CTRL_CORE_BANDGAP_THRESHOLD_MPU | RW | 32 | 0x0000 0384 | 0x4A00 2384 |
CTRL_CORE_BANDGAP_THRESHOLD_GPU | RW | 32 | 0x0000 0388 | 0x4A00 2388 |
CTRL_CORE_BANDGAP_THRESHOLD_CORE | RW | 32 | 0x0000 038C | 0x4A00 238C |
CTRL_CORE_BANDGAP_TSHUT_MPU | RW | 32 | 0x0000 0390 | 0x4A00 2390 |
CTRL_CORE_BANDGAP_TSHUT_GPU | RW | 32 | 0x0000 0394 | 0x4A00 2394 |
CTRL_CORE_BANDGAP_TSHUT_CORE | RW | 32 | 0x0000 0398 | 0x4A00 2398 |
RESERVED | R | 32 | 0x0000 039C | 0x4A00 239C |
RESERVED | R | 32 | 0x0000 03A0 | 0x4A00 23A0 |
RESERVED | R | 32 | 0x0000 03A4 | 0x4A00 23A4 |
CTRL_CORE_BANDGAP_STATUS_1 | R | 32 | 0x0000 03A8 | 0x4A00 23A8 |
CTRL_CORE_SATA_EXT_MODE | RW | 32 | 0x0000 03AC | 0x4A00 23AC |
RESERVED | R | 32 | 0x0000 03B0 | 0x4A00 23B0 |
RESERVED | R | 32 | 0x0000 03B4 | 0x4A00 23B4 |
RESERVED | R | 32 | 0x0000 03B8 | 0x4A00 23B8 |
RESERVED | R | 32 | 0x0000 03BC | 0x4A00 23BC |
CTRL_CORE_DTEMP_MPU_0 | R | 32 | 0x0000 03C0 | 0x4A00 23C0 |
CTRL_CORE_DTEMP_MPU_1 | R | 32 | 0x0000 03C4 | 0x4A00 23C4 |
CTRL_CORE_DTEMP_MPU_2 | R | 32 | 0x0000 03C8 | 0x4A00 23C8 |
CTRL_CORE_DTEMP_MPU_3 | R | 32 | 0x0000 03CC | 0x4A00 23CC |
CTRL_CORE_DTEMP_MPU_4 | R | 32 | 0x0000 03D0 | 0x4A00 23D0 |
CTRL_CORE_DTEMP_GPU_0 | R | 32 | 0x0000 03D4 | 0x4A00 23D4 |
CTRL_CORE_DTEMP_GPU_1 | R | 32 | 0x0000 03D8 | 0x4A00 23D8 |
CTRL_CORE_DTEMP_GPU_2 | R | 32 | 0x0000 03DC | 0x4A00 23DC |
CTRL_CORE_DTEMP_GPU_3 | R | 32 | 0x0000 03E0 | 0x4A00 23E0 |
CTRL_CORE_DTEMP_GPU_4 | R | 32 | 0x0000 03E4 | 0x4A00 23E4 |
CTRL_CORE_DTEMP_CORE_0 | R | 32 | 0x0000 03E8 | 0x4A00 23E8 |
CTRL_CORE_DTEMP_CORE_1 | R | 32 | 0x0000 03EC | 0x4A00 23EC |
CTRL_CORE_DTEMP_CORE_2 | R | 32 | 0x0000 03F0 | 0x4A00 23F0 |
CTRL_CORE_DTEMP_CORE_3 | R | 32 | 0x0000 03F4 | 0x4A00 23F4 |
CTRL_CORE_DTEMP_CORE_4 | R | 32 | 0x0000 03F8 | 0x4A00 23F8 |
CTRL_CORE_SMA_SW_0 | RW | 32 | 0x0000 03FC | 0x4A00 23FC |
CTRL_CORE_MREQDOMAIN_EXP4(1) | RW | 32 | 0x0000 0400 | 0x4A00 2400 |
CTRL_CORE_MREQDOMAIN_EXP5(1) | RW | 32 | 0x0000 0404 | 0x4A00 2404 |
RESERVED | R | 32 | 0x0000 0408 | 0x4A00 2408 |
RESERVED | R | 32 | 0x0000 040C | 0x4A00 240C |
CTRL_CORE_SEC_ERR_STATUS_FUNC_2 | RW | 32 | 0x0000 0414 | 0x4A00 2414 |
RESERVED | R | 32 | 0x0000 0418 | 0x4A00 2418 |
CTRL_CORE_SEC_ERR_STATUS_DEBUG_2 | RW | 32 | 0x0000 041C | 0x4A00 241C |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_1 | RW | 32 | 0x0000 0420 | 0x4A00 2420 |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_2 | RW | 32 | 0x0000 0424 | 0x4A00 2424 |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_3 | RW | 32 | 0x0000 0428 | 0x4A00 2428 |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_4 | RW | 32 | 0x0000 042C | 0x4A00 242C |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_5 | RW | 32 | 0x0000 0430 | 0x4A00 2430 |
CTRL_CORE_EMIF_INITIATOR_PRIORITY_6 | RW | 32 | 0x0000 0434 | 0x4A00 2434 |
RESERVED | R | 32 | 0x0000 0438 | 0x4A00 2438 |
CTRL_CORE_L3_INITIATOR_PRESSURE_1 | RW | 32 | 0x0000 043C | 0x4A00 243C |
CTRL_CORE_L3_INITIATOR_PRESSURE_2 | RW | 32 | 0x0000 0440 | 0x4A00 2440 |
CTRL_CORE_L3_INITIATOR_PRESSURE_3 | RW | 32 | 0x0000 0444 | 0x4A00 2444 |
CTRL_CORE_L3_INITIATOR_PRESSURE_4 | RW | 32 | 0x0000 0448 | 0x4A00 2448 |
CTRL_CORE_L3_INITIATOR_PRESSURE_5 | RW | 32 | 0x0000 044C | 0x4A00 244C |
CTRL_CORE_L3_INITIATOR_PRESSURE_6 | RW | 32 | 0x0000 0450 | 0x4A00 2450 |
RESERVED | R | 32 | 0x0000 0454 | 0x4A00 2454 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_0 | R | 32 | 0x0000 0458 | 0x4A00 2458 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_1 | R | 32 | 0x0000 045C | 0x4A00 245C |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_2 | R | 32 | 0x0000 0460 | 0x4A00 2460 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_3 | R | 32 | 0x0000 0464 | 0x4A00 2464 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_4 | R | 32 | 0x0000 0468 | 0x4A00 2468 |
CTRL_CORE_LDOVBB_DSPEVE_VOLTAGE_CTRL | RW | 32 | 0x0000 046C | 0x4A00 246C |
CTRL_CORE_LDOVBB_IVA_VOLTAGE_CTRL | RW | 32 | 0x0000 0470 | 0x4A00 2470 |
RESERVED_a (a = 0 to 28) | R | 32 | 0x0000 0474 + (a*4) | 0x4A00 2474 + (a*4) |
CTRL_CORE_CUST_FUSE_UID_0 | R | 32 | 0x0000 04E8 | 0x4A00 24E8 |
CTRL_CORE_CUST_FUSE_UID_1 | R | 32 | 0x0000 04EC | 0x4A00 24EC |
CTRL_CORE_CUST_FUSE_UID_2 | R | 32 | 0x0000 04F0 | 0x4A00 24F0 |
CTRL_CORE_CUST_FUSE_UID_3 | R | 32 | 0x0000 04F4 | 0x4A00 24F4 |
CTRL_CORE_CUST_FUSE_UID_4 | R | 32 | 0x0000 04F8 | 0x4A00 24F8 |
CTRL_CORE_CUST_FUSE_UID_5 | R | 32 | 0x0000 04FC | 0x4A00 24FC |
CTRL_CORE_CUST_FUSE_UID_6 | R | 32 | 0x0000 0500 | 0x4A00 2500 |
RESERVED | R | 32 | 0x0000 0504 | 0x4A00 2504 |
CTRL_CORE_CUST_FUSE_PCIE_ID_0 | R | 32 | 0x0000 0508 | 0x4A00 2508 |
RESERVED | R | 32 | 0x0000 050C | 0x4A00 250C |
CTRL_CORE_CUST_FUSE_USB_ID_0 | R | 32 | 0x0000 0510 | 0x4A00 2510 |
CTRL_CORE_MAC_ID_SW_0 | R | 32 | 0x0000 0514 | 0x4A00 2514 |
CTRL_CORE_MAC_ID_SW_1 | R | 32 | 0x0000 0518 | 0x4A00 2518 |
CTRL_CORE_MAC_ID_SW_2 | R | 32 | 0x0000 051C | 0x4A00 251C |
CTRL_CORE_MAC_ID_SW_3 | R | 32 | 0x0000 0520 | 0x4A00 2520 |
RESERVED_d (d = 0 to 3) | R | 32 | 0x0000 0524 + (d*4) | 0x4A00 2524 + (d*4) |
CTRL_CORE_SMA_SW_1 | RW | 32 | 0x0000 0534 | 0x4A00 2534 |
CTRL_CORE_DSS_PLL_CONTROL | RW | 32 | 0x0000 0538 | 0x4A00 2538 |
RESERVED | R | 32 | 0x0000 053C | 0x4A00 253C |
CTRL_CORE_MMR_LOCK_1 | RW | 32 | 0x0000 0540 | 0x4A00 2540 |
CTRL_CORE_MMR_LOCK_2 | RW | 32 | 0x0000 0544 | 0x4A00 2544 |
CTRL_CORE_MMR_LOCK_3 | RW | 32 | 0x0000 0548 | 0x4A00 2548 |
CTRL_CORE_MMR_LOCK_4 | RW | 32 | 0x0000 054C | 0x4A00 254C |
CTRL_CORE_MMR_LOCK_5 | RW | 32 | 0x0000 0550 | 0x4A00 2550 |
CTRL_CORE_CONTROL_IO_1 | RW | 32 | 0x0000 0554 | 0x4A00 2554 |
CTRL_CORE_CONTROL_IO_2 | RW | 32 | 0x0000 0558 | 0x4A00 2558 |
CTRL_CORE_CONTROL_DSP1_RST_VECT | RW | 32 | 0x0000 055C | 0x4A00 255C |
RESERVED | R | 32 | 0x0000 0560 | 0x4A00 2560 |
CTRL_CORE_STD_FUSE_OPP_BGAP_DSPEVE | R | 32 | 0x0000 0564 | 0x4A00 2564 |
CTRL_CORE_STD_FUSE_OPP_BGAP_IVA | R | 32 | 0x0000 0568 | 0x4A00 2568 |
CTRL_CORE_LDOSRAM_DSPEVE_VOLTAGE_CTRL | RW | 32 | 0x0000 056C | 0x4A00 256C |
CTRL_CORE_LDOSRAM_IVA_VOLTAGE_CTRL | RW | 32 | 0x0000 0570 | 0x4A00 2570 |
CTRL_CORE_TEMP_SENSOR_DSPEVE | R | 32 | 0x0000 0574 | 0x4A00 2574 |
CTRL_CORE_TEMP_SENSOR_IVA | R | 32 | 0x0000 0578 | 0x4A00 2578 |
CTRL_CORE_BANDGAP_MASK_2 | RW | 32 | 0x0000 057C | 0x4A00 257C |
CTRL_CORE_BANDGAP_THRESHOLD_DSPEVE | RW | 32 | 0x0000 0580 | 0x4A00 2580 |
CTRL_CORE_BANDGAP_THRESHOLD_IVA | RW | 32 | 0x0000 0584 | 0x4A00 2584 |
CTRL_CORE_BANDGAP_TSHUT_DSPEVE | RW | 32 | 0x0000 0588 | 0x4A00 2588 |
CTRL_CORE_BANDGAP_TSHUT_IVA | RW | 32 | 0x0000 058C | 0x4A00 258C |
RESERVED | R | 32 | 0x0000 0590 | 0x4A00 2590 |
RESERVED | R | 32 | 0x0000 0594 | 0x4A00 2594 |
CTRL_CORE_BANDGAP_STATUS_2 | R | 32 | 0x0000 0598 | 0x4A00 2598 |
CTRL_CORE_DTEMP_DSPEVE_0 | R | 32 | 0x0000 059C | 0x4A00 259C |
CTRL_CORE_DTEMP_DSPEVE_1 | R | 32 | 0x0000 05A0 | 0x4A00 25A0 |
CTRL_CORE_DTEMP_DSPEVE_2 | R | 32 | 0x0000 05A4 | 0x4A00 25A4 |
CTRL_CORE_DTEMP_DSPEVE_3 | R | 32 | 0x0000 05A8 | 0x4A00 25A8 |
CTRL_CORE_DTEMP_DSPEVE_4 | R | 32 | 0x0000 05AC | 0x4A00 25AC |
CTRL_CORE_DTEMP_IVA_0 | R | 32 | 0x0000 05B0 | 0x4A00 25B0 |
CTRL_CORE_DTEMP_IVA_1 | R | 32 | 0x0000 05B4 | 0x4A00 25B4 |
CTRL_CORE_DTEMP_IVA_2 | R | 32 | 0x0000 05B8 | 0x4A00 25B8 |
CTRL_CORE_DTEMP_IVA_3 | R | 32 | 0x0000 05BC | 0x4A00 25BC |
CTRL_CORE_DTEMP_IVA_4 | R | 32 | 0x0000 05C0 | 0x4A00 25C0 |
CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_5 | R | 32 | 0x0000 05C4 | 0x4A00 25C4 |
RESERVED | R | 32 | 0x0000 05C8 | 0x4A00 25C8 |
CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_2 | R | 32 | 0x0000 05CC | 0x4A00 25CC |
CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_3 | R | 32 | 0x0000 05D0 | 0x4A00 25D0 |
CTRL_CORE_STD_FUSE_OPP_VMIN_IVA_4 | R | 32 | 0x0000 05D4 | 0x4A00 25D4 |
CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_5 | R | 32 | 0x0000 05D8 | 0x4A00 25D8 |
RESERVED | R | 32 | 0x0000 05DC | 0x4A00 25DC |
CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_2 | R | 32 | 0x0000 05E0 | 0x4A00 25E0 |
CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_3 | R | 32 | 0x0000 05E4 | 0x4A00 25E4 |
CTRL_CORE_STD_FUSE_OPP_VMIN_DSPEVE_4 | R | 32 | 0x0000 05E8 | 0x4A00 25E8 |
RESERVED | R | 32 | 0x0000 05EC | 0x4A00 25EC |
RESERVED | R | 32 | 0x0000 05F0 | 0x4A00 25F0 |
CTRL_CORE_STD_FUSE_OPP_VMIN_CORE_2 | R | 32 | 0x0000 05F4 | 0x4A00 25F4 |
RESERVED | R | 32 | 0x0000 05F8 | 0x4A00 25F8 |
RESERVED | R | 32 | 0x0000 05FC | 0x4A00 25FC |
RESERVED_m (m = 0 to 31) | R | 32 | 0x0000 0600 + (m*4) | 0x4A00 2600 + (m*4) |
CTRL_CORE_LDOSRAM_CORE_2_VOLTAGE_CTRL | RW | 32 | 0x0000 0680 | 0x4A00 2680 |
CTRL_CORE_LDOSRAM_CORE_3_VOLTAGE_CTRL | RW | 32 | 0x0000 0684 | 0x4A00 2684 |
RESERVED | R | 32 | 0x0000 0688 | 0x4A00 2688 |
CTRL_CORE_NMI_DESTINATION_1 | RW | 32 | 0x0000 068C | 0x4A00 268C |
CTRL_CORE_NMI_DESTINATION_2 | RW | 32 | 0x0000 0690 | 0x4A00 2690 |
RESERVED | R | 32 | 0x0000 0694 | 0x4A00 2694 |
CTRL_CORE_IP_PRESSURE | RW | 32 | 0x0000 0698 | 0x4A00 2698 |
RESERVED | R | 32 | 0x0000 069C | 0x4A00 269C |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_0 | R | 32 | 0x0000 06A0 | 0x4A00 26A0 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_1 | R | 32 | 0x0000 06A4 | 0x4A00 26A4 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_2 | R | 32 | 0x0000 06A8 | 0x4A00 26A8 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_3 | R | 32 | 0x0000 06AC | 0x4A00 26AC |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_4 | R | 32 | 0x0000 06B0 | 0x4A00 26B0 |
CTRL_CORE_CUST_FUSE_SWRV_7 | R | 32 | 0x0000 06B4 | 0x4A00 26B4 |
CTRL_CORE_STD_FUSE_CALIBRATION_OVERRIDE_VALUE_0 | R | 32 | 0x0000 06B8 | 0x4A00 26B8 |
CTRL_CORE_STD_FUSE_CALIBRATION_OVERRIDE_VALUE_1 | R | 32 | 0x0000 06BC | 0x4A00 26BC |
CTRL_CORE_PCIE_POWER_STATE | RW | 32 | 0x0000 06C0 | 0x4A00 26C0 |
CTRL_CORE_BOOTSTRAP | R | 32 | 0x0000 06C4 | 0x4A00 26C4 |
CTRL_CORE_MLB_SIG_IO_CTRL | RW | 32 | 0x0000 06C8 | 0x4A00 26C8 |
CTRL_CORE_MLB_DAT_IO_CTRL | RW | 32 | 0x0000 06CC | 0x4A00 26CC |
CTRL_CORE_MLB_CLK_BG_CTRL | RW | 32 | 0x0000 06D0 | 0x4A00 26D0 |
RESERVED_n (n = 0 to 47) | R | 32 | 0x0000 06D4 + (n*4) | 0x4A00 26D4 + (n*4) |
CTRL_CORE_CAL_REG | RW | 32 | 0x0000 0794 | 0x4A00 2794 |
CTRL_CORE_MLB_DLL | RW | 32 | 0x0000 0798 | 0x4A00 2798 |
CTRL_CORE_MLB_CLK | RW | 32 | 0x0000 079C | 0x4A00 279C |
RESERVED_e (e = 0 to 15) | R | 32 | 0x0000 07A0 + (e*4) | 0x4A00 27A0 + (e*4) |
CTRL_CORE_IPU1_IRQ_23_24 | RW | 32 | 0x0000 07E0 | 0x4A00 27E0 |
CTRL_CORE_IPU1_IRQ_25_26 | RW | 32 | 0x0000 07E4 | 0x4A00 27E4 |
CTRL_CORE_IPU1_IRQ_27_28 | RW | 32 | 0x0000 07E8 | 0x4A00 27E8 |
CTRL_CORE_IPU1_IRQ_29_30 | RW | 32 | 0x0000 07EC | 0x4A00 27EC |
CTRL_CORE_IPU1_IRQ_31_32 | RW | 32 | 0x0000 07F0 | 0x4A00 27F0 |
CTRL_CORE_IPU1_IRQ_33_34 | RW | 32 | 0x0000 07F4 | 0x4A00 27F4 |
CTRL_CORE_IPU1_IRQ_35_36 | RW | 32 | 0x0000 07F8 | 0x4A00 27F8 |
CTRL_CORE_IPU1_IRQ_37_38 | RW | 32 | 0x0000 07FC | 0x4A00 27FC |
CTRL_CORE_IPU1_IRQ_39_40 | RW | 32 | 0x0000 0800 | 0x4A00 2800 |
CTRL_CORE_IPU1_IRQ_41_42 | RW | 32 | 0x0000 0804 | 0x4A00 2804 |
CTRL_CORE_IPU1_IRQ_43_44 | RW | 32 | 0x0000 0808 | 0x4A00 2808 |
CTRL_CORE_IPU1_IRQ_45_46 | RW | 32 | 0x0000 080C | 0x4A00 280C |
CTRL_CORE_IPU1_IRQ_47_48 | RW | 32 | 0x0000 0810 | 0x4A00 2810 |
CTRL_CORE_IPU1_IRQ_49_50 | RW | 32 | 0x0000 0814 | 0x4A00 2814 |
CTRL_CORE_IPU1_IRQ_51_52 | RW | 32 | 0x0000 0818 | 0x4A00 2818 |
CTRL_CORE_IPU1_IRQ_53_54 | RW | 32 | 0x0000 081C | 0x4A00 281C |
CTRL_CORE_IPU1_IRQ_55_56 | RW | 32 | 0x0000 0820 | 0x4A00 2820 |
CTRL_CORE_IPU1_IRQ_57_58 | RW | 32 | 0x0000 0824 | 0x4A00 2824 |
CTRL_CORE_IPU1_IRQ_59_60 | RW | 32 | 0x0000 0828 | 0x4A00 2828 |
CTRL_CORE_IPU1_IRQ_61_62 | RW | 32 | 0x0000 082C | 0x4A00 282C |
CTRL_CORE_IPU1_IRQ_63_64 | RW | 32 | 0x0000 0830 | 0x4A00 2830 |
CTRL_CORE_IPU1_IRQ_65_66 | RW | 32 | 0x0000 0834 | 0x4A00 2834 |
CTRL_CORE_IPU1_IRQ_67_68 | RW | 32 | 0x0000 0838 | 0x4A00 2838 |
CTRL_CORE_IPU1_IRQ_69_70 | RW | 32 | 0x0000 083C | 0x4A00 283C |
CTRL_CORE_IPU1_IRQ_71_72 | RW | 32 | 0x0000 0840 | 0x4A00 2840 |
CTRL_CORE_IPU1_IRQ_73_74 | RW | 32 | 0x0000 0844 | 0x4A00 2844 |
CTRL_CORE_IPU1_IRQ_75_76 | RW | 32 | 0x0000 0848 | 0x4A00 2848 |
CTRL_CORE_IPU1_IRQ_77_78 | RW | 32 | 0x0000 084C | 0x4A00 284C |
CTRL_CORE_IPU1_IRQ_79_80 | RW | 32 | 0x0000 0850 | 0x4A00 2850 |
CTRL_CORE_IPU2_IRQ_23_24 | RW | 32 | 0x0000 0854 | 0x4A00 2854 |
CTRL_CORE_IPU2_IRQ_25_26 | RW | 32 | 0x0000 0858 | 0x4A00 2858 |
CTRL_CORE_IPU2_IRQ_27_28 | RW | 32 | 0x0000 085C | 0x4A00 285C |
CTRL_CORE_IPU2_IRQ_29_30 | RW | 32 | 0x0000 0860 | 0x4A00 2860 |
CTRL_CORE_IPU2_IRQ_31_32 | RW | 32 | 0x0000 0864 | 0x4A00 2864 |
CTRL_CORE_IPU2_IRQ_33_34 | RW | 32 | 0x0000 0868 | 0x4A00 2868 |
CTRL_CORE_IPU2_IRQ_35_36 | RW | 32 | 0x0000 086C | 0x4A00 286C |
CTRL_CORE_IPU2_IRQ_37_38 | RW | 32 | 0x0000 0870 | 0x4A00 2870 |
CTRL_CORE_IPU2_IRQ_39_40 | RW | 32 | 0x0000 0874 | 0x4A00 2874 |
CTRL_CORE_IPU2_IRQ_41_42 | RW | 32 | 0x0000 0878 | 0x4A00 2878 |
CTRL_CORE_IPU2_IRQ_43_44 | RW | 32 | 0x0000 087C | 0x4A00 287C |
CTRL_CORE_IPU2_IRQ_45_46 | RW | 32 | 0x0000 0880 | 0x4A00 2880 |
CTRL_CORE_IPU2_IRQ_47_48 | RW | 32 | 0x0000 0884 | 0x4A00 2884 |
CTRL_CORE_IPU2_IRQ_49_50 | RW | 32 | 0x0000 0888 | 0x4A00 2888 |
CTRL_CORE_IPU2_IRQ_51_52 | RW | 32 | 0x0000 088C | 0x4A00 288C |
CTRL_CORE_IPU2_IRQ_53_54 | RW | 32 | 0x0000 0890 | 0x4A00 2890 |
CTRL_CORE_IPU2_IRQ_55_56 | RW | 32 | 0x0000 0894 | 0x4A00 2894 |
CTRL_CORE_IPU2_IRQ_57_58 | RW | 32 | 0x0000 0898 | 0x4A00 2898 |
CTRL_CORE_IPU2_IRQ_59_60 | RW | 32 | 0x0000 089C | 0x4A00 289C |
CTRL_CORE_IPU2_IRQ_61_62 | RW | 32 | 0x0000 08A0 | 0x4A00 28A0 |
CTRL_CORE_IPU2_IRQ_63_64 | RW | 32 | 0x0000 08A4 | 0x4A00 28A4 |
CTRL_CORE_IPU2_IRQ_65_66 | RW | 32 | 0x0000 08A8 | 0x4A00 28A8 |
CTRL_CORE_IPU2_IRQ_67_68 | RW | 32 | 0x0000 08AC | 0x4A00 28AC |
CTRL_CORE_IPU2_IRQ_69_70 | RW | 32 | 0x0000 08B0 | 0x4A00 28B0 |
CTRL_CORE_IPU2_IRQ_71_72 | RW | 32 | 0x0000 08B4 | 0x4A00 28B4 |
CTRL_CORE_IPU2_IRQ_73_74 | RW | 32 | 0x0000 08B8 | 0x4A00 28B8 |
CTRL_CORE_IPU2_IRQ_75_76 | RW | 32 | 0x0000 08BC | 0x4A00 28BC |
CTRL_CORE_IPU2_IRQ_77_78 | RW | 32 | 0x0000 08C0 | 0x4A00 28C0 |
CTRL_CORE_IPU2_IRQ_79_80 | RW | 32 | 0x0000 08C4 | 0x4A00 28C4 |
CTRL_CORE_PRUSS1_IRQ_32_33 | RW | 32 | 0x0000 08C8 | 0x4A00 28C8 |
CTRL_CORE_PRUSS1_IRQ_34_35 | RW | 32 | 0x0000 08CC | 0x4A00 28CC |
CTRL_CORE_PRUSS1_IRQ_36_37 | RW | 32 | 0x0000 08D0 | 0x4A00 28D0 |
CTRL_CORE_PRUSS1_IRQ_38_39 | RW | 32 | 0x0000 08D4 | 0x4A00 28D4 |
CTRL_CORE_PRUSS1_IRQ_40_41 | RW | 32 | 0x0000 08D8 | 0x4A00 28D8 |
CTRL_CORE_PRUSS1_IRQ_42_43 | RW | 32 | 0x0000 08DC | 0x4A00 28DC |
CTRL_CORE_PRUSS1_IRQ_44_45 | RW | 32 | 0x0000 08E0 | 0x4A00 28E0 |
CTRL_CORE_PRUSS1_IRQ_46_47 | RW | 32 | 0x0000 08E4 | 0x4A00 28E4 |
CTRL_CORE_PRUSS1_IRQ_48_49 | RW | 32 | 0x0000 08E8 | 0x4A00 28E8 |
CTRL_CORE_PRUSS1_IRQ_50_51 | RW | 32 | 0x0000 08EC | 0x4A00 28EC |
CTRL_CORE_PRUSS1_IRQ_52_53 | RW | 32 | 0x0000 08F0 | 0x4A00 28F0 |
CTRL_CORE_PRUSS1_IRQ_54_55 | RW | 32 | 0x0000 08F4 | 0x4A00 28F4 |
CTRL_CORE_PRUSS1_IRQ_56_57 | RW | 32 | 0x0000 08F8 | 0x4A00 28F8 |
CTRL_CORE_PRUSS1_IRQ_58_59 | RW | 32 | 0x0000 08FC | 0x4A00 28FC |
CTRL_CORE_PRUSS1_IRQ_60_61 | RW | 32 | 0x0000 0900 | 0x4A00 2900 |
CTRL_CORE_PRUSS1_IRQ_62_63 | RW | 32 | 0x0000 0904 | 0x4A00 2904 |
CTRL_CORE_PRUSS2_IRQ_32_33 | RW | 32 | 0x0000 0908 | 0x4A00 2908 |
CTRL_CORE_PRUSS2_IRQ_34_35 | RW | 32 | 0x0000 090C | 0x4A00 290C |
CTRL_CORE_PRUSS2_IRQ_36_37 | RW | 32 | 0x0000 0910 | 0x4A00 2910 |
CTRL_CORE_PRUSS2_IRQ_38_39 | RW | 32 | 0x0000 0914 | 0x4A00 2914 |
CTRL_CORE_PRUSS2_IRQ_40_41 | RW | 32 | 0x0000 0918 | 0x4A00 2918 |
CTRL_CORE_PRUSS2_IRQ_42_43 | RW | 32 | 0x0000 091C | 0x4A00 291C |
CTRL_CORE_PRUSS2_IRQ_44_45 | RW | 32 | 0x0000 0920 | 0x4A00 2920 |
CTRL_CORE_PRUSS2_IRQ_46_47 | RW | 32 | 0x0000 0924 | 0x4A00 2924 |
CTRL_CORE_PRUSS2_IRQ_48_49 | RW | 32 | 0x0000 0928 | 0x4A00 2928 |
CTRL_CORE_PRUSS2_IRQ_50_51 | RW | 32 | 0x0000 092C | 0x4A00 292C |
CTRL_CORE_PRUSS2_IRQ_52_53 | RW | 32 | 0x0000 0930 | 0x4A00 2930 |
CTRL_CORE_PRUSS2_IRQ_54_55 | RW | 32 | 0x0000 0934 | 0x4A00 2934 |
CTRL_CORE_PRUSS2_IRQ_56_57 | RW | 32 | 0x0000 0938 | 0x4A00 2938 |
CTRL_CORE_PRUSS2_IRQ_58_59 | RW | 32 | 0x0000 093C | 0x4A00 293C |
CTRL_CORE_PRUSS2_IRQ_60_61 | RW | 32 | 0x0000 0940 | 0x4A00 2940 |
CTRL_CORE_PRUSS2_IRQ_62_63 | RW | 32 | 0x0000 0944 | 0x4A00 2944 |
CTRL_CORE_DSP1_IRQ_32_33 | RW | 32 | 0x0000 0948 | 0x4A00 2948 |
CTRL_CORE_DSP1_IRQ_34_35 | RW | 32 | 0x0000 094C | 0x4A00 294C |
CTRL_CORE_DSP1_IRQ_36_37 | RW | 32 | 0x0000 0950 | 0x4A00 2950 |
CTRL_CORE_DSP1_IRQ_38_39 | RW | 32 | 0x0000 0954 | 0x4A00 2954 |
CTRL_CORE_DSP1_IRQ_40_41 | RW | 32 | 0x0000 0958 | 0x4A00 2958 |
CTRL_CORE_DSP1_IRQ_42_43 | RW | 32 | 0x0000 095C | 0x4A00 295C |
CTRL_CORE_DSP1_IRQ_44_45 | RW | 32 | 0x0000 0960 | 0x4A00 2960 |
CTRL_CORE_DSP1_IRQ_46_47 | RW | 32 | 0x0000 0964 | 0x4A00 2964 |
CTRL_CORE_DSP1_IRQ_48_49 | RW | 32 | 0x0000 0968 | 0x4A00 2968 |
CTRL_CORE_DSP1_IRQ_50_51 | RW | 32 | 0x0000 096C | 0x4A00 296C |
CTRL_CORE_DSP1_IRQ_52_53 | RW | 32 | 0x0000 0970 | 0x4A00 2970 |
CTRL_CORE_DSP1_IRQ_54_55 | RW | 32 | 0x0000 0974 | 0x4A00 2974 |
CTRL_CORE_DSP1_IRQ_56_57 | RW | 32 | 0x0000 0978 | 0x4A00 2978 |
CTRL_CORE_DSP1_IRQ_58_59 | RW | 32 | 0x0000 097C | 0x4A00 297C |
CTRL_CORE_DSP1_IRQ_60_61 | RW | 32 | 0x0000 0980 | 0x4A00 2980 |
CTRL_CORE_DSP1_IRQ_62_63 | RW | 32 | 0x0000 0984 | 0x4A00 2984 |
CTRL_CORE_DSP1_IRQ_64_65 | RW | 32 | 0x0000 0988 | 0x4A00 2988 |
CTRL_CORE_DSP1_IRQ_66_67 | RW | 32 | 0x0000 098C | 0x4A00 298C |
CTRL_CORE_DSP1_IRQ_68_69 | RW | 32 | 0x0000 0990 | 0x4A00 2990 |
CTRL_CORE_DSP1_IRQ_70_71 | RW | 32 | 0x0000 0994 | 0x4A00 2994 |
CTRL_CORE_DSP1_IRQ_72_73 | RW | 32 | 0x0000 0998 | 0x4A00 2998 |
CTRL_CORE_DSP1_IRQ_74_75 | RW | 32 | 0x0000 099C | 0x4A00 299C |
CTRL_CORE_DSP1_IRQ_76_77 | RW | 32 | 0x0000 09A0 | 0x4A00 29A0 |
CTRL_CORE_DSP1_IRQ_78_79 | RW | 32 | 0x0000 09A4 | 0x4A00 29A4 |
CTRL_CORE_DSP1_IRQ_80_81 | RW | 32 | 0x0000 09A8 | 0x4A00 29A8 |
CTRL_CORE_DSP1_IRQ_82_83 | RW | 32 | 0x0000 09AC | 0x4A00 29AC |
CTRL_CORE_DSP1_IRQ_84_85 | RW | 32 | 0x0000 09B0 | 0x4A00 29B0 |
CTRL_CORE_DSP1_IRQ_86_87 | RW | 32 | 0x0000 09B4 | 0x4A00 29B4 |
CTRL_CORE_DSP1_IRQ_88_89 | RW | 32 | 0x0000 09B8 | 0x4A00 29B8 |
CTRL_CORE_DSP1_IRQ_90_91 | RW | 32 | 0x0000 09BC | 0x4A00 29BC |
CTRL_CORE_DSP1_IRQ_92_93 | RW | 32 | 0x0000 09C0 | 0x4A00 29C0 |
CTRL_CORE_DSP1_IRQ_94_95 | RW | 32 | 0x0000 09C4 | 0x4A00 29C4 |
RESERVED_c (c = 0 to 31) | R | 32 | 0x0000 09C8 + (c*4) | 0x4A00 29C8 + (c*4) |
CTRL_CORE_MPU_IRQ_4_7 | RW | 32 | 0x0000 0A48 | 0x4A00 2A48 |
CTRL_CORE_MPU_IRQ_8_9 | RW | 32 | 0x0000 0A4C | 0x4A00 2A4C |
CTRL_CORE_MPU_IRQ_10_11 | RW | 32 | 0x0000 0A50 | 0x4A00 2A50 |
CTRL_CORE_MPU_IRQ_12_13 | RW | 32 | 0x0000 0A54 | 0x4A00 2A54 |
CTRL_CORE_MPU_IRQ_14_15 | RW | 32 | 0x0000 0A58 | 0x4A00 2A58 |
CTRL_CORE_MPU_IRQ_16_17 | RW | 32 | 0x0000 0A5C | 0x4A00 2A5C |
CTRL_CORE_MPU_IRQ_18_19 | RW | 32 | 0x0000 0A60 | 0x4A00 2A60 |
CTRL_CORE_MPU_IRQ_20_21 | RW | 32 | 0x0000 0A64 | 0x4A00 2A64 |
CTRL_CORE_MPU_IRQ_22_23 | RW | 32 | 0x0000 0A68 | 0x4A00 2A68 |
CTRL_CORE_MPU_IRQ_24_25 | RW | 32 | 0x0000 0A6C | 0x4A00 2A6C |
CTRL_CORE_MPU_IRQ_26_27 | RW | 32 | 0x0000 0A70 | 0x4A00 2A70 |
CTRL_CORE_MPU_IRQ_28_29 | RW | 32 | 0x0000 0A74 | 0x4A00 2A74 |
CTRL_CORE_MPU_IRQ_30_31 | RW | 32 | 0x0000 0A78 | 0x4A00 2A78 |
CTRL_CORE_MPU_IRQ_32_33 | RW | 32 | 0x0000 0A7C | 0x4A00 2A7C |
CTRL_CORE_MPU_IRQ_34_35 | RW | 32 | 0x0000 0A80 | 0x4A00 2A80 |
CTRL_CORE_MPU_IRQ_36_37 | RW | 32 | 0x0000 0A84 | 0x4A00 2A84 |
CTRL_CORE_MPU_IRQ_38_39 | RW | 32 | 0x0000 0A88 | 0x4A00 2A88 |
CTRL_CORE_MPU_IRQ_40_41 | RW | 32 | 0x0000 0A8C | 0x4A00 2A8C |
CTRL_CORE_MPU_IRQ_42_43 | RW | 32 | 0x0000 0A90 | 0x4A00 2A90 |
CTRL_CORE_MPU_IRQ_44_45 | RW | 32 | 0x0000 0A94 | 0x4A00 2A94 |
CTRL_CORE_MPU_IRQ_46_47 | RW | 32 | 0x0000 0A98 | 0x4A00 2A98 |
CTRL_CORE_MPU_IRQ_48_49 | RW | 32 | 0x0000 0A9C | 0x4A00 2A9C |
CTRL_CORE_MPU_IRQ_50_51 | RW | 32 | 0x0000 0AA0 | 0x4A00 2AA0 |
CTRL_CORE_MPU_IRQ_52_53 | RW | 32 | 0x0000 0AA4 | 0x4A00 2AA4 |
CTRL_CORE_MPU_IRQ_54_55 | RW | 32 | 0x0000 0AA8 | 0x4A00 2AA8 |
CTRL_CORE_MPU_IRQ_56_57 | RW | 32 | 0x0000 0AAC | 0x4A00 2AAC |
CTRL_CORE_MPU_IRQ_58_59 | RW | 32 | 0x0000 0AB0 | 0x4A00 2AB0 |
CTRL_CORE_MPU_IRQ_60_61 | RW | 32 | 0x0000 0AB4 | 0x4A00 2AB4 |
CTRL_CORE_MPU_IRQ_62_63 | RW | 32 | 0x0000 0AB8 | 0x4A00 2AB8 |
CTRL_CORE_MPU_IRQ_64_65 | RW | 32 | 0x0000 0ABC | 0x4A00 2ABC |
CTRL_CORE_MPU_IRQ_66_67 | RW | 32 | 0x0000 0AC0 | 0x4A00 2AC0 |
CTRL_CORE_MPU_IRQ_68_69 | RW | 32 | 0x0000 0AC4 | 0x4A00 2AC4 |
CTRL_CORE_MPU_IRQ_70_71 | RW | 32 | 0x0000 0AC8 | 0x4A00 2AC8 |
CTRL_CORE_MPU_IRQ_72_73 | RW | 32 | 0x0000 0ACC | 0x4A00 2ACC |
CTRL_CORE_MPU_IRQ_74_75 | RW | 32 | 0x0000 0AD0 | 0x4A00 2AD0 |
CTRL_CORE_MPU_IRQ_76_77 | RW | 32 | 0x0000 0AD4 | 0x4A00 2AD4 |
CTRL_CORE_MPU_IRQ_78_79 | RW | 32 | 0x0000 0AD8 | 0x4A00 2AD8 |
CTRL_CORE_MPU_IRQ_80_81 | RW | 32 | 0x0000 0ADC | 0x4A00 2ADC |
CTRL_CORE_MPU_IRQ_82_83 | RW | 32 | 0x0000 0AE0 | 0x4A00 2AE0 |
CTRL_CORE_MPU_IRQ_84_85 | RW | 32 | 0x0000 0AE4 | 0x4A00 2AE4 |
CTRL_CORE_MPU_IRQ_86_87 | RW | 32 | 0x0000 0AE8 | 0x4A00 2AE8 |
CTRL_CORE_MPU_IRQ_88_89 | RW | 32 | 0x0000 0AEC | 0x4A00 2AEC |
CTRL_CORE_MPU_IRQ_90_91 | RW | 32 | 0x0000 0AF0 | 0x4A00 2AF0 |
CTRL_CORE_MPU_IRQ_92_93 | RW | 32 | 0x0000 0AF4 | 0x4A00 2AF4 |
CTRL_CORE_MPU_IRQ_94_95 | RW | 32 | 0x0000 0AF8 | 0x4A00 2AF8 |
CTRL_CORE_MPU_IRQ_96_97 | RW | 32 | 0x0000 0AFC | 0x4A00 2AFC |
CTRL_CORE_MPU_IRQ_98_99 | RW | 32 | 0x0000 0B00 | 0x4A00 2B00 |
CTRL_CORE_MPU_IRQ_100_101 | RW | 32 | 0x0000 0B04 | 0x4A00 2B04 |
CTRL_CORE_MPU_IRQ_102_103 | RW | 32 | 0x0000 0B08 | 0x4A00 2B08 |
CTRL_CORE_MPU_IRQ_104_105 | RW | 32 | 0x0000 0B0C | 0x4A00 2B0C |
CTRL_CORE_MPU_IRQ_106_107 | RW | 32 | 0x0000 0B10 | 0x4A00 2B10 |
CTRL_CORE_MPU_IRQ_108_109 | RW | 32 | 0x0000 0B14 | 0x4A00 2B14 |
CTRL_CORE_MPU_IRQ_110_111 | RW | 32 | 0x0000 0B18 | 0x4A00 2B18 |
CTRL_CORE_MPU_IRQ_112_113 | RW | 32 | 0x0000 0B1C | 0x4A00 2B1C |
CTRL_CORE_MPU_IRQ_114_115 | RW | 32 | 0x0000 0B20 | 0x4A00 2B20 |
CTRL_CORE_MPU_IRQ_116_117 | RW | 32 | 0x0000 0B24 | 0x4A00 2B24 |
CTRL_CORE_MPU_IRQ_118_119 | RW | 32 | 0x0000 0B28 | 0x4A00 2B28 |
CTRL_CORE_MPU_IRQ_120_121 | RW | 32 | 0x0000 0B2C | 0x4A00 2B2C |
CTRL_CORE_MPU_IRQ_122_123 | RW | 32 | 0x0000 0B30 | 0x4A00 2B30 |
CTRL_CORE_MPU_IRQ_124_125 | RW | 32 | 0x0000 0B34 | 0x4A00 2B34 |
CTRL_CORE_MPU_IRQ_126_127 | RW | 32 | 0x0000 0B38 | 0x4A00 2B38 |
CTRL_CORE_MPU_IRQ_128_129 | RW | 32 | 0x0000 0B3C | 0x4A00 2B3C |
CTRL_CORE_MPU_IRQ_130_133 | RW | 32 | 0x0000 0B40 | 0x4A00 2B40 |
CTRL_CORE_MPU_IRQ_134_135 | RW | 32 | 0x0000 0B44 | 0x4A00 2B44 |
CTRL_CORE_MPU_IRQ_136_137 | RW | 32 | 0x0000 0B48 | 0x4A00 2B48 |
CTRL_CORE_MPU_IRQ_138_139 | RW | 32 | 0x0000 0B4C | 0x4A00 2B4C |
CTRL_CORE_MPU_IRQ_140_141 | RW | 32 | 0x0000 0B50 | 0x4A00 2B50 |
CTRL_CORE_MPU_IRQ_142_143 | RW | 32 | 0x0000 0B54 | 0x4A00 2B54 |
CTRL_CORE_MPU_IRQ_144_145 | RW | 32 | 0x0000 0B58 | 0x4A00 2B58 |
CTRL_CORE_MPU_IRQ_146_147 | RW | 32 | 0x0000 0B5C | 0x4A00 2B5C |
CTRL_CORE_MPU_IRQ_148_149 | RW | 32 | 0x0000 0B60 | 0x4A00 2B60 |
CTRL_CORE_MPU_IRQ_150_151 | RW | 32 | 0x0000 0B64 | 0x4A00 2B64 |
CTRL_CORE_MPU_IRQ_152_153 | RW | 32 | 0x0000 0B68 | 0x4A00 2B68 |
CTRL_CORE_MPU_IRQ_154_155 | RW | 32 | 0x0000 0B6C | 0x4A00 2B6C |
CTRL_CORE_MPU_IRQ_156_157 | RW | 32 | 0x0000 0B70 | 0x4A00 2B70 |
CTRL_CORE_MPU_IRQ_158_159 | RW | 32 | 0x0000 0B74 | 0x4A00 2B74 |
CTRL_CORE_DMA_SYSTEM_DREQ_0_1 | RW | 32 | 0x0000 0B78 | 0x4A00 2B78 |
CTRL_CORE_DMA_SYSTEM_DREQ_2_3 | RW | 32 | 0x0000 0B7C | 0x4A00 2B7C |
CTRL_CORE_DMA_SYSTEM_DREQ_4_5 | RW | 32 | 0x0000 0B80 | 0x4A00 2B80 |
CTRL_CORE_DMA_SYSTEM_DREQ_6_7 | RW | 32 | 0x0000 0B84 | 0x4A00 2B84 |
CTRL_CORE_DMA_SYSTEM_DREQ_8_9 | RW | 32 | 0x0000 0B88 | 0x4A00 2B88 |
CTRL_CORE_DMA_SYSTEM_DREQ_10_11 | RW | 32 | 0x0000 0B8C | 0x4A00 2B8C |
CTRL_CORE_DMA_SYSTEM_DREQ_12_13 | RW | 32 | 0x0000 0B90 | 0x4A00 2B90 |
CTRL_CORE_DMA_SYSTEM_DREQ_14_15 | RW | 32 | 0x0000 0B94 | 0x4A00 2B94 |
CTRL_CORE_DMA_SYSTEM_DREQ_16_17 | RW | 32 | 0x0000 0B98 | 0x4A00 2B98 |
CTRL_CORE_DMA_SYSTEM_DREQ_18_19 | RW | 32 | 0x0000 0B9C | 0x4A00 2B9C |
CTRL_CORE_DMA_SYSTEM_DREQ_20_21 | RW | 32 | 0x0000 0BA0 | 0x4A00 2BA0 |
CTRL_CORE_DMA_SYSTEM_DREQ_22_23 | RW | 32 | 0x0000 0BA4 | 0x4A00 2BA4 |
CTRL_CORE_DMA_SYSTEM_DREQ_24_25 | RW | 32 | 0x0000 0BA8 | 0x4A00 2BA8 |
CTRL_CORE_DMA_SYSTEM_DREQ_26_27 | RW | 32 | 0x0000 0BAC | 0x4A00 2BAC |
CTRL_CORE_DMA_SYSTEM_DREQ_28_29 | RW | 32 | 0x0000 0BB0 | 0x4A00 2BB0 |
CTRL_CORE_DMA_SYSTEM_DREQ_30_31 | RW | 32 | 0x0000 0BB4 | 0x4A00 2BB4 |
CTRL_CORE_DMA_SYSTEM_DREQ_32_33 | RW | 32 | 0x0000 0BB8 | 0x4A00 2BB8 |
CTRL_CORE_DMA_SYSTEM_DREQ_34_35 | RW | 32 | 0x0000 0BBC | 0x4A00 2BBC |
CTRL_CORE_DMA_SYSTEM_DREQ_36_37 | RW | 32 | 0x0000 0BC0 | 0x4A00 2BC0 |
CTRL_CORE_DMA_SYSTEM_DREQ_38_39 | RW | 32 | 0x0000 0BC4 | 0x4A00 2BC4 |
CTRL_CORE_DMA_SYSTEM_DREQ_40_41 | RW | 32 | 0x0000 0BC8 | 0x4A00 2BC8 |
CTRL_CORE_DMA_SYSTEM_DREQ_42_43 | RW | 32 | 0x0000 0BCC | 0x4A00 2BCC |
CTRL_CORE_DMA_SYSTEM_DREQ_44_45 | RW | 32 | 0x0000 0BD0 | 0x4A00 2BD0 |
CTRL_CORE_DMA_SYSTEM_DREQ_46_47 | RW | 32 | 0x0000 0BD4 | 0x4A00 2BD4 |
CTRL_CORE_DMA_SYSTEM_DREQ_48_49 | RW | 32 | 0x0000 0BD8 | 0x4A00 2BD8 |
CTRL_CORE_DMA_SYSTEM_DREQ_50_51 | RW | 32 | 0x0000 0BDC | 0x4A00 2BDC |
CTRL_CORE_DMA_SYSTEM_DREQ_52_53 | RW | 32 | 0x0000 0BE0 | 0x4A00 2BE0 |
CTRL_CORE_DMA_SYSTEM_DREQ_54_55 | RW | 32 | 0x0000 0BE4 | 0x4A00 2BE4 |
CTRL_CORE_DMA_SYSTEM_DREQ_56_57 | RW | 32 | 0x0000 0BE8 | 0x4A00 2BE8 |
CTRL_CORE_DMA_SYSTEM_DREQ_58_59 | RW | 32 | 0x0000 0BEC | 0x4A00 2BEC |
CTRL_CORE_DMA_SYSTEM_DREQ_60_61 | RW | 32 | 0x0000 0BF0 | 0x4A00 2BF0 |
CTRL_CORE_DMA_SYSTEM_DREQ_62_63 | RW | 32 | 0x0000 0BF4 | 0x4A00 2BF4 |
CTRL_CORE_DMA_SYSTEM_DREQ_64_65 | RW | 32 | 0x0000 0BF8 | 0x4A00 2BF8 |
CTRL_CORE_DMA_SYSTEM_DREQ_66_67 | RW | 32 | 0x0000 0BFC | 0x4A00 2BFC |
CTRL_CORE_DMA_SYSTEM_DREQ_68_69 | RW | 32 | 0x0000 0C00 | 0x4A00 2C00 |
CTRL_CORE_DMA_SYSTEM_DREQ_70_71 | RW | 32 | 0x0000 0C04 | 0x4A00 2C04 |
CTRL_CORE_DMA_SYSTEM_DREQ_72_73 | RW | 32 | 0x0000 0C08 | 0x4A00 2C08 |
CTRL_CORE_DMA_SYSTEM_DREQ_74_75 | RW | 32 | 0x0000 0C0C | 0x4A00 2C0C |
CTRL_CORE_DMA_SYSTEM_DREQ_76_77 | RW | 32 | 0x0000 0C10 | 0x4A00 2C10 |
CTRL_CORE_DMA_SYSTEM_DREQ_78_79 | RW | 32 | 0x0000 0C14 | 0x4A00 2C14 |
CTRL_CORE_DMA_SYSTEM_DREQ_80_81 | RW | 32 | 0x0000 0C18 | 0x4A00 2C18 |
CTRL_CORE_DMA_SYSTEM_DREQ_82_83 | RW | 32 | 0x0000 0C1C | 0x4A00 2C1C |
CTRL_CORE_DMA_SYSTEM_DREQ_84_85 | RW | 32 | 0x0000 0C20 | 0x4A00 2C20 |
CTRL_CORE_DMA_SYSTEM_DREQ_86_87 | RW | 32 | 0x0000 0C24 | 0x4A00 2C24 |
CTRL_CORE_DMA_SYSTEM_DREQ_88_89 | RW | 32 | 0x0000 0C28 | 0x4A00 2C28 |
CTRL_CORE_DMA_SYSTEM_DREQ_90_91 | RW | 32 | 0x0000 0C2C | 0x4A00 2C2C |
CTRL_CORE_DMA_SYSTEM_DREQ_92_93 | RW | 32 | 0x0000 0C30 | 0x4A00 2C30 |
CTRL_CORE_DMA_SYSTEM_DREQ_94_95 | RW | 32 | 0x0000 0C34 | 0x4A00 2C34 |
CTRL_CORE_DMA_SYSTEM_DREQ_96_97 | RW | 32 | 0x0000 0C38 | 0x4A00 2C38 |
CTRL_CORE_DMA_SYSTEM_DREQ_98_99 | RW | 32 | 0x0000 0C3C | 0x4A00 2C3C |
CTRL_CORE_DMA_SYSTEM_DREQ_100_101 | RW | 32 | 0x0000 0C40 | 0x4A00 2C40 |
CTRL_CORE_DMA_SYSTEM_DREQ_102_103 | RW | 32 | 0x0000 0C44 | 0x4A00 2C44 |
CTRL_CORE_DMA_SYSTEM_DREQ_104_105 | RW | 32 | 0x0000 0C48 | 0x4A00 2C48 |
CTRL_CORE_DMA_SYSTEM_DREQ_106_107 | RW | 32 | 0x0000 0C4C | 0x4A00 2C4C |
CTRL_CORE_DMA_SYSTEM_DREQ_108_109 | RW | 32 | 0x0000 0C50 | 0x4A00 2C50 |
CTRL_CORE_DMA_SYSTEM_DREQ_110_111 | RW | 32 | 0x0000 0C54 | 0x4A00 2C54 |
CTRL_CORE_DMA_SYSTEM_DREQ_112_113 | RW | 32 | 0x0000 0C58 | 0x4A00 2C58 |
CTRL_CORE_DMA_SYSTEM_DREQ_114_115 | RW | 32 | 0x0000 0C5C | 0x4A00 2C5C |
CTRL_CORE_DMA_SYSTEM_DREQ_116_117 | RW | 32 | 0x0000 0C60 | 0x4A00 2C60 |
CTRL_CORE_DMA_SYSTEM_DREQ_118_119 | RW | 32 | 0x0000 0C64 | 0x4A00 2C64 |
CTRL_CORE_DMA_SYSTEM_DREQ_120_121 | RW | 32 | 0x0000 0C68 | 0x4A00 2C68 |
CTRL_CORE_DMA_SYSTEM_DREQ_122_123 | RW | 32 | 0x0000 0C6C | 0x4A00 2C6C |
CTRL_CORE_DMA_SYSTEM_DREQ_124_125 | RW | 32 | 0x0000 0C70 | 0x4A00 2C70 |
CTRL_CORE_DMA_SYSTEM_DREQ_126_127 | RW | 32 | 0x0000 0C74 | 0x4A00 2C74 |
CTRL_CORE_DMA_EDMA_DREQ_0_1 | RW | 32 | 0x0000 0C78 | 0x4A00 2C78 |
CTRL_CORE_DMA_EDMA_DREQ_2_3 | RW | 32 | 0x0000 0C7C | 0x4A00 2C7C |
CTRL_CORE_DMA_EDMA_DREQ_4_5 | RW | 32 | 0x0000 0C80 | 0x4A00 2C80 |
CTRL_CORE_DMA_EDMA_DREQ_6_7 | RW | 32 | 0x0000 0C84 | 0x4A00 2C84 |
CTRL_CORE_DMA_EDMA_DREQ_8_9 | RW | 32 | 0x0000 0C88 | 0x4A00 2C88 |
CTRL_CORE_DMA_EDMA_DREQ_10_11 | RW | 32 | 0x0000 0C8C | 0x4A00 2C8C |
CTRL_CORE_DMA_EDMA_DREQ_12_13 | RW | 32 | 0x0000 0C90 | 0x4A00 2C90 |
CTRL_CORE_DMA_EDMA_DREQ_14_15 | RW | 32 | 0x0000 0C94 | 0x4A00 2C94 |
CTRL_CORE_DMA_EDMA_DREQ_16_17 | RW | 32 | 0x0000 0C98 | 0x4A00 2C98 |
CTRL_CORE_DMA_EDMA_DREQ_18_19 | RW | 32 | 0x0000 0C9C | 0x4A00 2C9C |
CTRL_CORE_DMA_EDMA_DREQ_20_21 | RW | 32 | 0x0000 0CA0 | 0x4A00 2CA0 |
CTRL_CORE_DMA_EDMA_DREQ_22_23 | RW | 32 | 0x0000 0CA4 | 0x4A00 2CA4 |
CTRL_CORE_DMA_EDMA_DREQ_24_25 | RW | 32 | 0x0000 0CA8 | 0x4A00 2CA8 |
CTRL_CORE_DMA_EDMA_DREQ_26_27 | RW | 32 | 0x0000 0CAC | 0x4A00 2CAC |
CTRL_CORE_DMA_EDMA_DREQ_28_29 | RW | 32 | 0x0000 0CB0 | 0x4A00 2CB0 |
CTRL_CORE_DMA_EDMA_DREQ_30_31 | RW | 32 | 0x0000 0CB4 | 0x4A00 2CB4 |
CTRL_CORE_DMA_EDMA_DREQ_32_33 | RW | 32 | 0x0000 0CB8 | 0x4A00 2CB8 |
CTRL_CORE_DMA_EDMA_DREQ_34_35 | RW | 32 | 0x0000 0CBC | 0x4A00 2CBC |
CTRL_CORE_DMA_EDMA_DREQ_36_37 | RW | 32 | 0x0000 0CC0 | 0x4A00 2CC0 |
CTRL_CORE_DMA_EDMA_DREQ_38_39 | RW | 32 | 0x0000 0CC4 | 0x4A00 2CC4 |
CTRL_CORE_DMA_EDMA_DREQ_40_41 | RW | 32 | 0x0000 0CC8 | 0x4A00 2CC8 |
CTRL_CORE_DMA_EDMA_DREQ_42_43 | RW | 32 | 0x0000 0CCC | 0x4A00 2CCC |
CTRL_CORE_DMA_EDMA_DREQ_44_45 | RW | 32 | 0x0000 0CD0 | 0x4A00 2CD0 |
CTRL_CORE_DMA_EDMA_DREQ_46_47 | RW | 32 | 0x0000 0CD4 | 0x4A00 2CD4 |
CTRL_CORE_DMA_EDMA_DREQ_48_49 | RW | 32 | 0x0000 0CD8 | 0x4A00 2CD8 |
CTRL_CORE_DMA_EDMA_DREQ_50_51 | RW | 32 | 0x0000 0CDC | 0x4A00 2CDC |
CTRL_CORE_DMA_EDMA_DREQ_52_53 | RW | 32 | 0x0000 0CE0 | 0x4A00 2CE0 |
CTRL_CORE_DMA_EDMA_DREQ_54_55 | RW | 32 | 0x0000 0CE4 | 0x4A00 2CE4 |
CTRL_CORE_DMA_EDMA_DREQ_56_57 | RW | 32 | 0x0000 0CE8 | 0x4A00 2CE8 |
CTRL_CORE_DMA_EDMA_DREQ_58_59 | RW | 32 | 0x0000 0CEC | 0x4A00 2CEC |
CTRL_CORE_DMA_EDMA_DREQ_60_61 | RW | 32 | 0x0000 0CF0 | 0x4A00 2CF0 |
CTRL_CORE_DMA_EDMA_DREQ_62_63 | RW | 32 | 0x0000 0CF4 | 0x4A00 2CF4 |
CTRL_CORE_DMA_DSP1_DREQ_0_1 | RW | 32 | 0x0000 0CF8 | 0x4A00 2CF8 |
CTRL_CORE_DMA_DSP1_DREQ_2_3 | RW | 32 | 0x0000 0CFC | 0x4A00 2CFC |
CTRL_CORE_DMA_DSP1_DREQ_4_5 | RW | 32 | 0x0000 0D00 | 0x4A00 2D00 |
CTRL_CORE_DMA_DSP1_DREQ_6_7 | RW | 32 | 0x0000 0D04 | 0x4A00 2D04 |
CTRL_CORE_DMA_DSP1_DREQ_8_9 | RW | 32 | 0x0000 0D08 | 0x4A00 2D08 |
CTRL_CORE_DMA_DSP1_DREQ_10_11 | RW | 32 | 0x0000 0D0C | 0x4A00 2D0C |
CTRL_CORE_DMA_DSP1_DREQ_12_13 | RW | 32 | 0x0000 0D10 | 0x4A00 2D10 |
CTRL_CORE_DMA_DSP1_DREQ_14_15 | RW | 32 | 0x0000 0D14 | 0x4A00 2D14 |
CTRL_CORE_DMA_DSP1_DREQ_16_17 | RW | 32 | 0x0000 0D18 | 0x4A00 2D18 |
CTRL_CORE_DMA_DSP1_DREQ_18_19 | RW | 32 | 0x0000 0D1C | 0x4A00 2D1C |
RESERVED_d (d = 0 to 10) | R | 32 | 0x0000 0D20 + (d*4) | 0x4A00 2D20 + (d*4) |
CTRL_CORE_OVS_DMARQ_IO_MUX | RW | 32 | 0x0000 0D4C | 0x4A00 2D4C |
CTRL_CORE_OVS_IRQ_IO_MUX | RW | 32 | 0x0000 0D50 | 0x4A00 2D50 |
RESERVED_q (q = 0 to 42) | R | 32 | 0x0000 0D54 + (q*4) | 0x4A00 2D54 + (q*4) |
CTRL_CORE_CONTROL_PBIAS | RW | 32 | 0x0000 0E00 | 0x4A00 2E00 |
RESERVED | R | 32 | 0x0000 0E04 | 0x4A00 2E04 |
CTRL_CORE_CONTROL_HDMI_TX_PHY | RW | 32 | 0x0000 0E0C | 0x4A00 2E0C |
RESERVED | R | 32 | 0x0000 0E14 | 0x4A00 2E14 |
RESERVED | R | 32 | 0x0000 0E18 | 0x4A00 2E18 |
CTRL_CORE_CONTROL_USB2PHYCORE | RW | 32 | 0x0000 0E1C | 0x4A00 2E1C |
CTRL_CORE_CONTROL_HDMI_1 | RW | 32 | 0x0000 0E20 | 0x4A00 2E20 |
RESERVED | RW | 32 | 0x0000 0E24 | 0x4A00 2E24 |
CTRL_CORE_CONTROL_DDRCACH1_0 | RW | 32 | 0x0000 0E30 | 0x4A00 2E30 |
RESERVED | R | 32 | 0x0000 0E34 | 0x4A00 2E34 |
CTRL_CORE_CONTROL_DDRCH1_0 | RW | 32 | 0x0000 0E38 | 0x4A00 2E38 |
CTRL_CORE_CONTROL_DDRCH1_1 | RW | 32 | 0x0000 0E3C | 0x4A00 2E3C |
RESERVED | R | 32 | 0x0000 0E40 | 0x4A00 2E40 |
RESERVED | R | 32 | 0x0000 0E44 | 0x4A00 2E44 |
CTRL_CORE_CONTROL_DDRCH1_2 | RW | 32 | 0x0000 0E48 | 0x4A00 2E48 |
RESERVED | R | 32 | 0x0000 0E4C | 0x4A00 2E4C |
CTRL_CORE_CONTROL_DDRIO_0 | RW | 32 | 0x0000 0E50 | 0x4A00 2E50 |
RESERVED | R | 32 | 0x0000 0E54 | 0x4A00 2E54 |
RESERVED | R | 32 | 0x0000 0E58 | 0x4A00 2E58 |
CTRL_CORE_CONTROL_HYST_1 | RW | 32 | 0x0000 0E5C | 0x4A00 2E5C |
RESERVED | R | 32 | 0x0000 0E60 | 0x4A00 2E60 |
RESERVED | R | 32 | 0x0000 0E64 | 0x4A00 2E64 |
CTRL_CORE_SPARE_RW | RW | 32 | 0x0000 0E68 | 0x4A00 2E68 |
CTRL_CORE_SPARE_R | R | 32 | 0x0000 0E6C | 0x4A00 2E6C |
RESERVED | R | 32 | 0x0000 0E70 | 0x4A00 2E70 |
CTRL_CORE_SRCOMP_NORTH_SIDE | RW | 32 | 0x0000 0E74 | 0x4A00 2E74 |
CTRL_CORE_SRCOMP_SOUTH_SIDE | R | 32 | 0x0000 0E78 | 0x4A00 2E78 |
RESERVED_p (p = 0 to 3) | R | 32 | 0x0000 0E7C + (p*4) | 0x4A00 2E7C + (p*4) |
CTRL_CORE_VIP_MUX_SELECT | RW | 32 | 0x0000 0E8C | 0x4A00 2E8C |
CTRL_CORE_ALT_SELECT_MUX | RW | 32 | 0x0000 0E90 | 0x4A00 2E90 |
CTRL_CORE_CAMERRX_CONTROL | RW | 32 | 0x0000 0E94 | 0x4A00 2E94 |
RESERVED_r (r = 0 to 345) | R | 32 | 0x0000 0E98 + (r*4) | 0x4A00 2E98 + (r*4) |
CTRL_CORE_PAD_GPMC_AD0 | RW | 32 | 0x0000 1400 | 0x4A00 3400 |
CTRL_CORE_PAD_GPMC_AD1 | RW | 32 | 0x0000 1404 | 0x4A00 3404 |
CTRL_CORE_PAD_GPMC_AD2 | RW | 32 | 0x0000 1408 | 0x4A00 3408 |
CTRL_CORE_PAD_GPMC_AD3 | RW | 32 | 0x0000 140C | 0x4A00 340C |
CTRL_CORE_PAD_GPMC_AD4 | RW | 32 | 0x0000 1410 | 0x4A00 3410 |
CTRL_CORE_PAD_GPMC_AD5 | RW | 32 | 0x0000 1414 | 0x4A00 3414 |
CTRL_CORE_PAD_GPMC_AD6 | RW | 32 | 0x0000 1418 | 0x4A00 3418 |
CTRL_CORE_PAD_GPMC_AD7 | RW | 32 | 0x0000 141C | 0x4A00 341C |
CTRL_CORE_PAD_GPMC_AD8 | RW | 32 | 0x0000 1420 | 0x4A00 3420 |
CTRL_CORE_PAD_GPMC_AD9 | RW | 32 | 0x0000 1424 | 0x4A00 3424 |
CTRL_CORE_PAD_GPMC_AD10 | RW | 32 | 0x0000 1428 | 0x4A00 3428 |
CTRL_CORE_PAD_GPMC_AD11 | RW | 32 | 0x0000 142C | 0x4A00 342C |
CTRL_CORE_PAD_GPMC_AD12 | RW | 32 | 0x0000 1430 | 0x4A00 3430 |
CTRL_CORE_PAD_GPMC_AD13 | RW | 32 | 0x0000 1434 | 0x4A00 3434 |
CTRL_CORE_PAD_GPMC_AD14 | RW | 32 | 0x0000 1438 | 0x4A00 3438 |
CTRL_CORE_PAD_GPMC_AD15 | RW | 32 | 0x0000 143C | 0x4A00 343C |
CTRL_CORE_PAD_GPMC_A0 | RW | 32 | 0x0000 1440 | 0x4A00 3440 |
CTRL_CORE_PAD_GPMC_A1 | RW | 32 | 0x0000 1444 | 0x4A00 3444 |
CTRL_CORE_PAD_GPMC_A2 | RW | 32 | 0x0000 1448 | 0x4A00 3448 |
CTRL_CORE_PAD_GPMC_A3 | RW | 32 | 0x0000 144C | 0x4A00 344C |
CTRL_CORE_PAD_GPMC_A4 | RW | 32 | 0x0000 1450 | 0x4A00 3450 |
CTRL_CORE_PAD_GPMC_A5 | RW | 32 | 0x0000 1454 | 0x4A00 3454 |
CTRL_CORE_PAD_GPMC_A6 | RW | 32 | 0x0000 1458 | 0x4A00 3458 |
CTRL_CORE_PAD_GPMC_A7 | RW | 32 | 0x0000 145C | 0x4A00 345C |
CTRL_CORE_PAD_GPMC_A8 | RW | 32 | 0x0000 1460 | 0x4A00 3460 |
CTRL_CORE_PAD_GPMC_A9 | RW | 32 | 0x0000 1464 | 0x4A00 3464 |
CTRL_CORE_PAD_GPMC_A10 | RW | 32 | 0x0000 1468 | 0x4A00 3468 |
CTRL_CORE_PAD_GPMC_A11 | RW | 32 | 0x0000 146C | 0x4A00 346C |
CTRL_CORE_PAD_GPMC_A12 | RW | 32 | 0x0000 1470 | 0x4A00 3470 |
CTRL_CORE_PAD_GPMC_A13 | RW | 32 | 0x0000 1474 | 0x4A00 3474 |
CTRL_CORE_PAD_GPMC_A14 | RW | 32 | 0x0000 1478 | 0x4A00 3478 |
CTRL_CORE_PAD_GPMC_A15 | RW | 32 | 0x0000 147C | 0x4A00 347C |
CTRL_CORE_PAD_GPMC_A16 | RW | 32 | 0x0000 1480 | 0x4A00 3480 |
CTRL_CORE_PAD_GPMC_A17 | RW | 32 | 0x0000 1484 | 0x4A00 3484 |
CTRL_CORE_PAD_GPMC_A18 | RW | 32 | 0x0000 1488 | 0x4A00 3488 |
CTRL_CORE_PAD_GPMC_A19 | RW | 32 | 0x0000 148C | 0x4A00 348C |
CTRL_CORE_PAD_GPMC_A20 | RW | 32 | 0x0000 1490 | 0x4A00 3490 |
CTRL_CORE_PAD_GPMC_A21 | RW | 32 | 0x0000 1494 | 0x4A00 3494 |
CTRL_CORE_PAD_GPMC_A22 | RW | 32 | 0x0000 1498 | 0x4A00 3498 |
CTRL_CORE_PAD_GPMC_A23 | RW | 32 | 0x0000 149C | 0x4A00 349C |
CTRL_CORE_PAD_GPMC_A24 | RW | 32 | 0x0000 14A0 | 0x4A00 34A0 |
CTRL_CORE_PAD_GPMC_A25 | RW | 32 | 0x0000 14A4 | 0x4A00 34A4 |
CTRL_CORE_PAD_GPMC_A26 | RW | 32 | 0x0000 14A8 | 0x4A00 34A8 |
CTRL_CORE_PAD_GPMC_A27 | RW | 32 | 0x0000 14AC | 0x4A00 34AC |
CTRL_CORE_PAD_GPMC_CS1 | RW | 32 | 0x0000 14B0 | 0x4A00 34B0 |
CTRL_CORE_PAD_GPMC_CS0 | RW | 32 | 0x0000 14B4 | 0x4A00 34B4 |
CTRL_CORE_PAD_GPMC_CS2 | RW | 32 | 0x0000 14B8 | 0x4A00 34B8 |
CTRL_CORE_PAD_GPMC_CS3 | RW | 32 | 0x0000 14BC | 0x4A00 34BC |
CTRL_CORE_PAD_GPMC_CLK | RW | 32 | 0x0000 14C0 | 0x4A00 34C0 |
CTRL_CORE_PAD_GPMC_ADVN_ALE | RW | 32 | 0x0000 14C4 | 0x4A00 34C4 |
CTRL_CORE_PAD_GPMC_OEN_REN | RW | 32 | 0x0000 14C8 | 0x4A00 34C8 |
CTRL_CORE_PAD_GPMC_WEN | RW | 32 | 0x0000 14CC | 0x4A00 34CC |
CTRL_CORE_PAD_GPMC_BEN0 | RW | 32 | 0x0000 14D0 | 0x4A00 34D0 |
CTRL_CORE_PAD_GPMC_BEN1 | RW | 32 | 0x0000 14D4 | 0x4A00 34D4 |
CTRL_CORE_PAD_GPMC_WAIT0 | RW | 32 | 0x0000 14D8 | 0x4A00 34D8 |
RESERVED_f (f = 0 to 30) | R | 32 | 0x0000 14DC + (f*4) | 0x4A00 34DC + (f*4) |
CTRL_CORE_PAD_VIN2A_CLK0 | RW | 32 | 0x0000 1554 | 0x4A00 3554 |
CTRL_CORE_PAD_VIN2A_DE0 | RW | 32 | 0x0000 1558 | 0x4A00 3558 |
CTRL_CORE_PAD_VIN2A_FLD0 | RW | 32 | 0x0000 155C | 0x4A00 355C |
CTRL_CORE_PAD_VIN2A_HSYNC0 | RW | 32 | 0x0000 1560 | 0x4A00 3560 |
CTRL_CORE_PAD_VIN2A_VSYNC0 | RW | 32 | 0x0000 1564 | 0x4A00 3564 |
CTRL_CORE_PAD_VIN2A_D0 | RW | 32 | 0x0000 1568 | 0x4A00 3568 |
CTRL_CORE_PAD_VIN2A_D1 | RW | 32 | 0x0000 156C | 0x4A00 356C |
CTRL_CORE_PAD_VIN2A_D2 | RW | 32 | 0x0000 1570 | 0x4A00 3570 |
CTRL_CORE_PAD_VIN2A_D3 | RW | 32 | 0x0000 1574 | 0x4A00 3574 |
CTRL_CORE_PAD_VIN2A_D4 | RW | 32 | 0x0000 1578 | 0x4A00 3578 |
CTRL_CORE_PAD_VIN2A_D5 | RW | 32 | 0x0000 157C | 0x4A00 357C |
CTRL_CORE_PAD_VIN2A_D6 | RW | 32 | 0x0000 1580 | 0x4A00 3580 |
CTRL_CORE_PAD_VIN2A_D7 | RW | 32 | 0x0000 1584 | 0x4A00 3584 |
CTRL_CORE_PAD_VIN2A_D8 | RW | 32 | 0x0000 1588 | 0x4A00 3588 |
CTRL_CORE_PAD_VIN2A_D9 | RW | 32 | 0x0000 158C | 0x4A00 358C |
CTRL_CORE_PAD_VIN2A_D10 | RW | 32 | 0x0000 1590 | 0x4A00 3590 |
CTRL_CORE_PAD_VIN2A_D11 | RW | 32 | 0x0000 1594 | 0x4A00 3594 |
CTRL_CORE_PAD_VIN2A_D12 | RW | 32 | 0x0000 1598 | 0x4A00 3598 |
CTRL_CORE_PAD_VIN2A_D13 | RW | 32 | 0x0000 159C | 0x4A00 359C |
CTRL_CORE_PAD_VIN2A_D14 | RW | 32 | 0x0000 15A0 | 0x4A00 35A0 |
CTRL_CORE_PAD_VIN2A_D15 | RW | 32 | 0x0000 15A4 | 0x4A00 35A4 |
CTRL_CORE_PAD_VIN2A_D16 | RW | 32 | 0x0000 15A8 | 0x4A00 35A8 |
CTRL_CORE_PAD_VIN2A_D17 | RW | 32 | 0x0000 15AC | 0x4A00 35AC |
CTRL_CORE_PAD_VIN2A_D18 | RW | 32 | 0x0000 15B0 | 0x4A00 35B0 |
CTRL_CORE_PAD_VIN2A_D19 | RW | 32 | 0x0000 15B4 | 0x4A00 35B4 |
CTRL_CORE_PAD_VIN2A_D20 | RW | 32 | 0x0000 15B8 | 0x4A00 35B8 |
CTRL_CORE_PAD_VIN2A_D21 | RW | 32 | 0x0000 15BC | 0x4A00 35BC |
CTRL_CORE_PAD_VIN2A_D22 | RW | 32 | 0x0000 15C0 | 0x4A00 35C0 |
CTRL_CORE_PAD_VIN2A_D23 | RW | 32 | 0x0000 15C4 | 0x4A00 35C4 |
CTRL_CORE_PAD_VOUT1_CLK | RW | 32 | 0x0000 15C8 | 0x4A00 35C8 |
CTRL_CORE_PAD_VOUT1_DE | RW | 32 | 0x0000 15CC | 0x4A00 35CC |
CTRL_CORE_PAD_VOUT1_FLD | RW | 32 | 0x0000 15D0 | 0x4A00 35D0 |
CTRL_CORE_PAD_VOUT1_HSYNC | RW | 32 | 0x0000 15D4 | 0x4A00 35D4 |
CTRL_CORE_PAD_VOUT1_VSYNC | RW | 32 | 0x0000 15D8 | 0x4A00 35D8 |
CTRL_CORE_PAD_VOUT1_D0 | RW | 32 | 0x0000 15DC | 0x4A00 35DC |
CTRL_CORE_PAD_VOUT1_D1 | RW | 32 | 0x0000 15E0 | 0x4A00 35E0 |
CTRL_CORE_PAD_VOUT1_D2 | RW | 32 | 0x0000 15E4 | 0x4A00 35E4 |
CTRL_CORE_PAD_VOUT1_D3 | RW | 32 | 0x0000 15E8 | 0x4A00 35E8 |
CTRL_CORE_PAD_VOUT1_D4 | RW | 32 | 0x0000 15EC | 0x4A00 35EC |
CTRL_CORE_PAD_VOUT1_D5 | RW | 32 | 0x0000 15F0 | 0x4A00 35F0 |
CTRL_CORE_PAD_VOUT1_D6 | RW | 32 | 0x0000 15F4 | 0x4A00 35F4 |
CTRL_CORE_PAD_VOUT1_D7 | RW | 32 | 0x0000 15F8 | 0x4A00 35F8 |
CTRL_CORE_PAD_VOUT1_D8 | RW | 32 | 0x0000 15FC | 0x4A00 35FC |
CTRL_CORE_PAD_VOUT1_D9 | RW | 32 | 0x0000 1600 | 0x4A00 3600 |
CTRL_CORE_PAD_VOUT1_D10 | RW | 32 | 0x0000 1604 | 0x4A00 3604 |
CTRL_CORE_PAD_VOUT1_D11 | RW | 32 | 0x0000 1608 | 0x4A00 3608 |
CTRL_CORE_PAD_VOUT1_D12 | RW | 32 | 0x0000 160C | 0x4A00 360C |
CTRL_CORE_PAD_VOUT1_D13 | RW | 32 | 0x0000 1610 | 0x4A00 3610 |
CTRL_CORE_PAD_VOUT1_D14 | RW | 32 | 0x0000 1614 | 0x4A00 3614 |
CTRL_CORE_PAD_VOUT1_D15 | RW | 32 | 0x0000 1618 | 0x4A00 3618 |
CTRL_CORE_PAD_VOUT1_D16 | RW | 32 | 0x0000 161C | 0x4A00 361C |
CTRL_CORE_PAD_VOUT1_D17 | RW | 32 | 0x0000 1620 | 0x4A00 3620 |
CTRL_CORE_PAD_VOUT1_D18 | RW | 32 | 0x0000 1624 | 0x4A00 3624 |
CTRL_CORE_PAD_VOUT1_D19 | RW | 32 | 0x0000 1628 | 0x4A00 3628 |
CTRL_CORE_PAD_VOUT1_D20 | RW | 32 | 0x0000 162C | 0x4A00 362C |
CTRL_CORE_PAD_VOUT1_D21 | RW | 32 | 0x0000 1630 | 0x4A00 3630 |
CTRL_CORE_PAD_VOUT1_D22 | RW | 32 | 0x0000 1634 | 0x4A00 3634 |
CTRL_CORE_PAD_VOUT1_D23 | RW | 32 | 0x0000 1638 | 0x4A00 3638 |
CTRL_CORE_PAD_MDIO_MCLK | RW | 32 | 0x0000 163C | 0x4A00 363C |
CTRL_CORE_PAD_MDIO_D | RW | 32 | 0x0000 1640 | 0x4A00 3640 |
CTRL_CORE_PAD_RMII_MHZ_50_CLK | RW | 32 | 0x0000 1644 | 0x4A00 3644 |
CTRL_CORE_PAD_UART3_RXD | RW | 32 | 0x0000 1648 | 0x4A00 3648 |
CTRL_CORE_PAD_UART3_TXD | RW | 32 | 0x0000 164C | 0x4A00 364C |
CTRL_CORE_PAD_RGMII0_TXC | RW | 32 | 0x0000 1650 | 0x4A00 3650 |
CTRL_CORE_PAD_RGMII0_TXCTL | RW | 32 | 0x0000 1654 | 0x4A00 3654 |
CTRL_CORE_PAD_RGMII0_TXD3 | RW | 32 | 0x0000 1658 | 0x4A00 3658 |
CTRL_CORE_PAD_RGMII0_TXD2 | RW | 32 | 0x0000 165C | 0x4A00 365C |
CTRL_CORE_PAD_RGMII0_TXD1 | RW | 32 | 0x0000 1660 | 0x4A00 3660 |
CTRL_CORE_PAD_RGMII0_TXD0 | RW | 32 | 0x0000 1664 | 0x4A00 3664 |
CTRL_CORE_PAD_RGMII0_RXC | RW | 32 | 0x0000 1668 | 0x4A00 3668 |
CTRL_CORE_PAD_RGMII0_RXCTL | RW | 32 | 0x0000 166C | 0x4A00 366C |
CTRL_CORE_PAD_RGMII0_RXD3 | RW | 32 | 0x0000 1670 | 0x4A00 3670 |
CTRL_CORE_PAD_RGMII0_RXD2 | RW | 32 | 0x0000 1674 | 0x4A00 3674 |
CTRL_CORE_PAD_RGMII0_RXD1 | RW | 32 | 0x0000 1678 | 0x4A00 3678 |
CTRL_CORE_PAD_RGMII0_RXD0 | RW | 32 | 0x0000 167C | 0x4A00 367C |
CTRL_CORE_PAD_USB1_DRVVBUS | RW | 32 | 0x0000 1680 | 0x4A00 3680 |
CTRL_CORE_PAD_USB2_DRVVBUS | RW | 32 | 0x0000 1684 | 0x4A00 3684 |
CTRL_CORE_PAD_GPIO6_14 | RW | 32 | 0x0000 1688 | 0x4A00 3688 |
CTRL_CORE_PAD_GPIO6_15 | RW | 32 | 0x0000 168C | 0x4A00 368C |
CTRL_CORE_PAD_GPIO6_16 | RW | 32 | 0x0000 1690 | 0x4A00 3690 |
CTRL_CORE_PAD_XREF_CLK0 | RW | 32 | 0x0000 1694 | 0x4A00 3694 |
CTRL_CORE_PAD_XREF_CLK1 | RW | 32 | 0x0000 1698 | 0x4A00 3698 |
CTRL_CORE_PAD_XREF_CLK2 | RW | 32 | 0x0000 169C | 0x4A00 369C |
CTRL_CORE_PAD_XREF_CLK3 | RW | 32 | 0x0000 16A0 | 0x4A00 36A0 |
CTRL_CORE_PAD_MCASP1_ACLKX | RW | 32 | 0x0000 16A4 | 0x4A00 36A4 |
CTRL_CORE_PAD_MCASP1_FSX | RW | 32 | 0x0000 16A8 | 0x4A00 36A8 |
CTRL_CORE_PAD_MCASP1_ACLKR | RW | 32 | 0x0000 16AC | 0x4A00 36AC |
CTRL_CORE_PAD_MCASP1_FSR | RW | 32 | 0x0000 16B0 | 0x4A00 36B0 |
CTRL_CORE_PAD_MCASP1_AXR0 | RW | 32 | 0x0000 16B4 | 0x4A00 36B4 |
CTRL_CORE_PAD_MCASP1_AXR1 | RW | 32 | 0x0000 16B8 | 0x4A00 36B8 |
CTRL_CORE_PAD_MCASP1_AXR2 | RW | 32 | 0x0000 16BC | 0x4A00 36BC |
CTRL_CORE_PAD_MCASP1_AXR3 | RW | 32 | 0x0000 16C0 | 0x4A00 36C0 |
CTRL_CORE_PAD_MCASP1_AXR4 | RW | 32 | 0x0000 16C4 | 0x4A00 36C4 |
CTRL_CORE_PAD_MCASP1_AXR5 | RW | 32 | 0x0000 16C8 | 0x4A00 36C8 |
CTRL_CORE_PAD_MCASP1_AXR6 | RW | 32 | 0x0000 16CC | 0x4A00 36CC |
CTRL_CORE_PAD_MCASP1_AXR7 | RW | 32 | 0x0000 16D0 | 0x4A00 36D0 |
CTRL_CORE_PAD_MCASP1_AXR8 | RW | 32 | 0x0000 16D4 | 0x4A00 36D4 |
CTRL_CORE_PAD_MCASP1_AXR9 | RW | 32 | 0x0000 16D8 | 0x4A00 36D8 |
CTRL_CORE_PAD_MCASP1_AXR10 | RW | 32 | 0x0000 16DC | 0x4A00 36DC |
CTRL_CORE_PAD_MCASP1_AXR11 | RW | 32 | 0x0000 16E0 | 0x4A00 36E0 |
CTRL_CORE_PAD_MCASP1_AXR12 | RW | 32 | 0x0000 16E4 | 0x4A00 36E4 |
CTRL_CORE_PAD_MCASP1_AXR13 | RW | 32 | 0x0000 16E8 | 0x4A00 36E8 |
CTRL_CORE_PAD_MCASP1_AXR14 | RW | 32 | 0x0000 16EC | 0x4A00 36EC |
CTRL_CORE_PAD_MCASP1_AXR15 | RW | 32 | 0x0000 16F0 | 0x4A00 36F0 |
CTRL_CORE_PAD_MCASP2_ACLKX | RW | 32 | 0x0000 16F4 | 0x4A00 36F4 |
CTRL_CORE_PAD_MCASP2_FSX | RW | 32 | 0x0000 16F8 | 0x4A00 36F8 |
CTRL_CORE_PAD_MCASP2_ACLKR | RW | 32 | 0x0000 16FC | 0x4A00 36FC |
CTRL_CORE_PAD_MCASP2_FSR | RW | 32 | 0x0000 1700 | 0x4A00 3700 |
CTRL_CORE_PAD_MCASP2_AXR0 | RW | 32 | 0x0000 1704 | 0x4A00 3704 |
CTRL_CORE_PAD_MCASP2_AXR1 | RW | 32 | 0x0000 1708 | 0x4A00 3708 |
CTRL_CORE_PAD_MCASP2_AXR2 | RW | 32 | 0x0000 170C | 0x4A00 370C |
CTRL_CORE_PAD_MCASP2_AXR3 | RW | 32 | 0x0000 1710 | 0x4A00 3710 |
CTRL_CORE_PAD_MCASP2_AXR4 | RW | 32 | 0x0000 1714 | 0x4A00 3714 |
CTRL_CORE_PAD_MCASP2_AXR5 | RW | 32 | 0x0000 1718 | 0x4A00 3718 |
CTRL_CORE_PAD_MCASP2_AXR6 | RW | 32 | 0x0000 171C | 0x4A00 371C |
CTRL_CORE_PAD_MCASP2_AXR7 | RW | 32 | 0x0000 1720 | 0x4A00 3720 |
CTRL_CORE_PAD_MCASP3_ACLKX | RW | 32 | 0x0000 1724 | 0x4A00 3724 |
CTRL_CORE_PAD_MCASP3_FSX | RW | 32 | 0x0000 1728 | 0x4A00 3728 |
CTRL_CORE_PAD_MCASP3_AXR0 | RW | 32 | 0x0000 172C | 0x4A00 372C |
CTRL_CORE_PAD_MCASP3_AXR1 | RW | 32 | 0x0000 1730 | 0x4A00 3730 |
CTRL_CORE_PAD_MCASP4_ACLKX | RW | 32 | 0x0000 1734 | 0x4A00 3734 |
CTRL_CORE_PAD_MCASP4_FSX | RW | 32 | 0x0000 1738 | 0x4A00 3738 |
CTRL_CORE_PAD_MCASP4_AXR0 | RW | 32 | 0x0000 173C | 0x4A00 373C |
CTRL_CORE_PAD_MCASP4_AXR1 | RW | 32 | 0x0000 1740 | 0x4A00 3740 |
CTRL_CORE_PAD_MCASP5_ACLKX | RW | 32 | 0x0000 1744 | 0x4A00 3744 |
CTRL_CORE_PAD_MCASP5_FSX | RW | 32 | 0x0000 1748 | 0x4A00 3748 |
CTRL_CORE_PAD_MCASP5_AXR0 | RW | 32 | 0x0000 174C | 0x4A00 374C |
CTRL_CORE_PAD_MCASP5_AXR1 | RW | 32 | 0x0000 1750 | 0x4A00 3750 |
CTRL_CORE_PAD_MMC1_CLK | RW | 32 | 0x0000 1754 | 0x4A00 3754 |
CTRL_CORE_PAD_MMC1_CMD | RW | 32 | 0x0000 1758 | 0x4A00 3758 |
CTRL_CORE_PAD_MMC1_DAT0 | RW | 32 | 0x0000 175C | 0x4A00 375C |
CTRL_CORE_PAD_MMC1_DAT1 | RW | 32 | 0x0000 1760 | 0x4A00 3760 |
CTRL_CORE_PAD_MMC1_DAT2 | RW | 32 | 0x0000 1764 | 0x4A00 3764 |
CTRL_CORE_PAD_MMC1_DAT3 | RW | 32 | 0x0000 1768 | 0x4A00 3768 |
CTRL_CORE_PAD_MMC1_SDCD | RW | 32 | 0x0000 176C | 0x4A00 376C |
CTRL_CORE_PAD_MMC1_SDWP | RW | 32 | 0x0000 1770 | 0x4A00 3770 |
CTRL_CORE_PAD_GPIO6_10 | RW | 32 | 0x0000 1774 | 0x4A00 3774 |
CTRL_CORE_PAD_GPIO6_11 | RW | 32 | 0x0000 1778 | 0x4A00 3778 |
CTRL_CORE_PAD_MMC3_CLK | RW | 32 | 0x0000 177C | 0x4A00 377C |
CTRL_CORE_PAD_MMC3_CMD | RW | 32 | 0x0000 1780 | 0x4A00 3780 |
CTRL_CORE_PAD_MMC3_DAT0 | RW | 32 | 0x0000 1784 | 0x4A00 3784 |
CTRL_CORE_PAD_MMC3_DAT1 | RW | 32 | 0x0000 1788 | 0x4A00 3788 |
CTRL_CORE_PAD_MMC3_DAT2 | RW | 32 | 0x0000 178C | 0x4A00 378C |
CTRL_CORE_PAD_MMC3_DAT3 | RW | 32 | 0x0000 1790 | 0x4A00 3790 |
CTRL_CORE_PAD_MMC3_DAT4 | RW | 32 | 0x0000 1794 | 0x4A00 3794 |
CTRL_CORE_PAD_MMC3_DAT5 | RW | 32 | 0x0000 1798 | 0x4A00 3798 |
CTRL_CORE_PAD_MMC3_DAT6 | RW | 32 | 0x0000 179C | 0x4A00 379C |
CTRL_CORE_PAD_MMC3_DAT7 | RW | 32 | 0x0000 17A0 | 0x4A00 37A0 |
CTRL_CORE_PAD_SPI1_SCLK | RW | 32 | 0x0000 17A4 | 0x4A00 37A4 |
CTRL_CORE_PAD_SPI1_D1 | RW | 32 | 0x0000 17A8 | 0x4A00 37A8 |
CTRL_CORE_PAD_SPI1_D0 | RW | 32 | 0x0000 17AC | 0x4A00 37AC |
CTRL_CORE_PAD_SPI1_CS0 | RW | 32 | 0x0000 17B0 | 0x4A00 37B0 |
CTRL_CORE_PAD_SPI1_CS1 | RW | 32 | 0x0000 17B4 | 0x4A00 37B4 |
CTRL_CORE_PAD_SPI1_CS2 | RW | 32 | 0x0000 17B8 | 0x4A00 37B8 |
CTRL_CORE_PAD_SPI1_CS3 | RW | 32 | 0x0000 17BC | 0x4A00 37BC |
CTRL_CORE_PAD_SPI2_SCLK | RW | 32 | 0x0000 17C0 | 0x4A00 37C0 |
CTRL_CORE_PAD_SPI2_D1 | RW | 32 | 0x0000 17C4 | 0x4A00 37C4 |
CTRL_CORE_PAD_SPI2_D0 | RW | 32 | 0x0000 17C8 | 0x4A00 37C8 |
CTRL_CORE_PAD_SPI2_CS0 | RW | 32 | 0x0000 17CC | 0x4A00 37CC |
CTRL_CORE_PAD_DCAN1_TX | RW | 32 | 0x0000 17D0 | 0x4A00 37D0 |
CTRL_CORE_PAD_DCAN1_RX | RW | 32 | 0x0000 17D4 | 0x4A00 37D4 |
RESERVED | R | 32 | 0x0000 17D8 | 0x4A00 37D8 |
RESERVED | R | 32 | 0x0000 17DC | 0x4A00 37DC |
CTRL_CORE_PAD_UART1_RXD | RW | 32 | 0x0000 17E0 | 0x4A00 37E0 |
CTRL_CORE_PAD_UART1_TXD | RW | 32 | 0x0000 17E4 | 0x4A00 37E4 |
CTRL_CORE_PAD_UART1_CTSN | RW | 32 | 0x0000 17E8 | 0x4A00 37E8 |
CTRL_CORE_PAD_UART1_RTSN | RW | 32 | 0x0000 17EC | 0x4A00 37EC |
CTRL_CORE_PAD_UART2_RXD | RW | 32 | 0x0000 17F0 | 0x4A00 37F0 |
CTRL_CORE_PAD_UART2_TXD | RW | 32 | 0x0000 17F4 | 0x4A00 37F4 |
CTRL_CORE_PAD_UART2_CTSN | RW | 32 | 0x0000 17F8 | 0x4A00 37F8 |
CTRL_CORE_PAD_UART2_RTSN | RW | 32 | 0x0000 17FC | 0x4A00 37FC |
CTRL_CORE_PAD_I2C1_SDA | RW | 32 | 0x0000 1800 | 0x4A00 3800 |
CTRL_CORE_PAD_I2C1_SCL | RW | 32 | 0x0000 1804 | 0x4A00 3804 |
CTRL_CORE_PAD_I2C2_SDA | RW | 32 | 0x0000 1808 | 0x4A00 3808 |
CTRL_CORE_PAD_I2C2_SCL | RW | 32 | 0x0000 180C | 0x4A00 380C |
RESERVED | R | 32 | 0x0000 1810 | 0x4A00 3810 |
RESERVED | R | 32 | 0x0000 1814 | 0x4A00 3814 |
CTRL_CORE_PAD_WAKEUP0 | RW | 32 | 0x0000 1818 | 0x4A00 3818 |
RESERVED | R | 32 | 0x0000 181C | 0x4A00 381C |
RESERVED | R | 32 | 0x0000 1820 | 0x4A00 3820 |
CTRL_CORE_PAD_WAKEUP3 | RW | 32 | 0x0000 1824 | 0x4A00 3824 |
CTRL_CORE_PAD_ON_OFF | RW | 32 | 0x0000 1828 | 0x4A00 3828 |
CTRL_CORE_PAD_RTC_PORZ | RW | 32 | 0x0000 182C | 0x4A00 382C |
CTRL_CORE_PAD_TMS | RW | 32 | 0x0000 1830 | 0x4A00 3830 |
CTRL_CORE_PAD_TDI | RW | 32 | 0x0000 1834 | 0x4A00 3834 |
CTRL_CORE_PAD_TDO | RW | 32 | 0x0000 1838 | 0x4A00 3838 |
CTRL_CORE_PAD_TCLK | RW | 32 | 0x0000 183C | 0x4A00 383C |
CTRL_CORE_PAD_TRSTN | RW | 32 | 0x0000 1840 | 0x4A00 3840 |
CTRL_CORE_PAD_RTCK | RW | 32 | 0x0000 1844 | 0x4A00 3844 |
CTRL_CORE_PAD_EMU0 | RW | 32 | 0x0000 1848 | 0x4A00 3848 |
CTRL_CORE_PAD_EMU1 | RW | 32 | 0x0000 184C | 0x4A00 384C |
RESERVED | R | 32 | 0x0000 1850 | 0x4A00 3850 |
RESERVED | R | 32 | 0x0000 1854 | 0x4A00 3854 |
RESERVED | R | 32 | 0x0000 1858 | 0x4A00 3858 |
CTRL_CORE_PAD_RESETN | RW | 32 | 0x0000 185C | 0x4A00 385C |
CTRL_CORE_PAD_NMIN_DSP | RW | 32 | 0x0000 1860 | 0x4A00 3860 |
CTRL_CORE_PAD_RSTOUTN | RW | 32 | 0x0000 1864 | 0x4A00 3864 |
CTRL_CORE_PADCONF_WAKEUPEVENT_0 | R | 32 | 0x0000 1868 | 0x4A00 3868 |
CTRL_CORE_PADCONF_WAKEUPEVENT_1 | R | 32 | 0x0000 186C | 0x4A00 386C |
CTRL_CORE_PADCONF_WAKEUPEVENT_2 | R | 32 | 0x0000 1870 | 0x4A00 3870 |
CTRL_CORE_PADCONF_WAKEUPEVENT_3 | R | 32 | 0x0000 1874 | 0x4A00 3874 |
CTRL_CORE_PADCONF_WAKEUPEVENT_4 | R | 32 | 0x0000 1878 | 0x4A00 3878 |
CTRL_CORE_PADCONF_WAKEUPEVENT_5 | R | 32 | 0x0000 187C | 0x4A00 387C |
CTRL_CORE_PADCONF_WAKEUPEVENT_6 | R | 32 | 0x0000 1880 | 0x4A00 3880 |
CTRL_CORE_PADCONF_WAKEUPEVENT_7 | R | 32 | 0x0000 1884 | 0x4A00 3884 |
CTRL_CORE_PADCONF_WAKEUPEVENT_8 | R | 32 | 0x0000 1888 | 0x4A00 3888 |
RESERVED_j (j= 0 to 63) | R | 32 | 0x0000 1A00 + (j*4) | 0x4A00 3A00 + (j*4) |
RESERVED | R | 32 | 0x0000 1B00 | 0x4A00 3B00 |
RESERVED | R | 32 | 0x0000 1B04 | 0x4A00 3B04 |
CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_2 | R | 32 | 0x0000 1B08 | 0x4A00 3B08 |
CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_3 | R | 32 | 0x0000 1B0C | 0x4A00 3B0C |
CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_4 | R | 32 | 0x0000 1B10 | 0x4A00 3B10 |
CTRL_CORE_STD_FUSE_OPP_VMIN_GPU_5 | R | 32 | 0x0000 1B14 | 0x4A00 3B14 |
RESERVED | R | 32 | 0x0000 1B18 | 0x4A00 3B18 |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_1 | R | 32 | 0x0000 1B1C | 0x4A00 3B1C |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_2 | R | 32 | 0x0000 1B20 | 0x4A00 3B20 |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_3 | R | 32 | 0x0000 1B24 | 0x4A00 3B24 |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_4 | R | 32 | 0x0000 1B28 | 0x4A00 3B28 |
CTRL_CORE_STD_FUSE_OPP_VMIN_MPU_5 | R | 32 | 0x0000 1B2C | 0x4A00 3B2C |
RESERVED | R | 32 | 0x0000 1B30 | 0x4A00 3B30 |
RESERVED | R | 32 | 0x0000 1B34 | 0x4A00 3B34 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_0 | R | 32 | 0x0000 1B38 | 0x4A00 3B38 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_1 | R | 32 | 0x0000 1B3C | 0x4A00 3B3C |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_2 | R | 32 | 0x0000 1B40 | 0x4A00 3B40 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_3 | R | 32 | 0x0000 1B44 | 0x4A00 3B44 |
CTRL_CORE_STD_FUSE_OPP_VDD_DSPEVE_LVT_4 | R | 32 | 0x0000 1B48 | 0x4A00 3B48 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_0 | R | 32 | 0x0000 1B4C | 0x4A00 3B4C |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_1 | R | 32 | 0x0000 1B50 | 0x4A00 3B50 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_2 | R | 32 | 0x0000 1B54 | 0x4A00 3B54 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_3 | R | 32 | 0x0000 1B58 | 0x4A00 3B58 |
CTRL_CORE_STD_FUSE_OPP_VDD_IVA_LVT_4 | R | 32 | 0x0000 1B5C | 0x4A00 3B5C |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_0 | R | 32 | 0x0000 1B60 | 0x4A00 3B60 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_1 | R | 32 | 0x0000 1B64 | 0x4A00 3B64 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_2 | R | 32 | 0x0000 1B68 | 0x4A00 3B68 |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_3 | R | 32 | 0x0000 1B6C | 0x4A00 3B6C |
CTRL_CORE_STD_FUSE_OPP_VDD_CORE_LVT_4 | R | 32 | 0x0000 1B70 | 0x4A00 3B70 |
CTRL_CORE_LDOSRAM_CORE_4_VOLTAGE_CTRL | RW | 32 | 0x0000 1B74 | 0x4A00 3B74 |
CTRL_CORE_LDOSRAM_CORE_5_VOLTAGE_CTRL | RW | 32 | 0x0000 1B78 | 0x4A00 3B78 |
CTRL_CORE_LDOSRAM_DSPEVE_2_VOLTAGE_CTRL | RW | 32 | 0x0000 1B7C | 0x4A00 3B7C |
RESERVED_i (i = 0 to 32) | R | 32 | 0x0000 1B80 + (i*4) | 0x4A00 3B80 +(i*4) |
CTRL_CORE_SMA_SW_2 | RW | 32 | 0x0000 1C04 | 0x4A00 3C04 |
CTRL_CORE_SMA_SW_3 | RW | 32 | 0x0000 1C08 | 0x4A00 3C08 |
CTRL_CORE_SMA_SW_4(1) | RW | 32 | 0x0000 1C0C | 0x4A00 3C0C |
RESERVED | R | 32 | 0x0000 1C10 | 0x4A00 3C10 |
CTRL_CORE_SMA_SW_6 | RW | 32 | 0x0000 1C14 | 0x4A00 3C14 |
CTRL_CORE_SMA_SW_7 | RW | 32 | 0x0000 1C18 | 0x4A00 3C18 |
CTRL_CORE_SMA_SW_8 | RW | 32 | 0x0000 1C1C | 0x4A00 3C1C |
CTRL_CORE_SMA_SW_9 | RW | 32 | 0x0000 1C20 | 0x4A00 3C20 |
CTRL_CORE_PCIESS1_PCS1 | RW | 32 | 0x0000 1C24 | 0x4A00 3C24 |
CTRL_CORE_PCIESS1_PCS2 | RW | 32 | 0x0000 1C28 | 0x4A00 3C28 |
CTRL_CORE_PCIESS2_PCS1 | RW | 32 | 0x0000 1C2C | 0x4A00 3C2C |
CTRL_CORE_PCIESS2_PCS2 | RW | 32 | 0x0000 1C30 | 0x4A00 3C30 |
CTRL_CORE_PCIE_PCS | RW | 32 | 0x0000 1C34 | 0x4A00 3C34 |
CTRL_CORE_PCIE_PCS_REVISION | R | 32 | 0x0000 1C38 | 0x4A00 3C38 |
CTRL_CORE_PCIE_CONTROL | RW | 32 | 0x0000 1C3C | 0x4A00 3C3C |
CTRL_CORE_PHY_POWER_PCIESS1 | RW | 32 | 0x0000 1C40 | 0x4A00 3C40 |
CTRL_CORE_PHY_POWER_PCIESS2 | RW | 32 | 0x0000 1C44 | 0x4A00 3C44 |
Address Offset | 0x0000 0108 | ||
Physical Address | 0x4A00 2108 | Instance | CTRL_MODULE_CORE |
Description | MReqDomain value configuration register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MREQDOMAIN_EXP1_LOCK | RESERVED | MREQDOMAIN_IPU2 | RESERVED | MREQDOMAIN_GPU_P0 | MREQDOMAIN_IPU1 | RESERVED | MREQDOMAIN_IVAHD | MREQDOMAIN_DSS | MREQDOMAIN_DSP1_CFG | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | MREQDOMAIN_EXP1_LOCK | Lock bit. When high register cannot be written again | RW Woco | 0x0 |
30 | RESERVED | R | 0x0 | |
29:27 | MREQDOMAIN_IPU2 | This field allows to specify to which DOMAIN the initiator belongs to by configuring at initiator port level a fixed MReqDomain value such that: MreqDomain[2:0]= 0b000 = DOMAIN0 MreqDomain[2:0]= 0b001 = DOMAIN1 MreqDomain[2:0]= 0b010 = DOMAIN2 MreqDomain[2:0]= 0b011 = DOMAIN3 MreqDomain[2:0]= 0b100 = DOMAIN4 MreqDomain[2:0]= 0b110 = DOMAIN6 MreqDomain[2:0]= 0b111 = DOMAIN7 | RW | 0x0 |
26:24 | RESERVED | R | 0x0 | |
23:21 | MREQDOMAIN_GPU_P0 | see MREQDOMAIN_IPU2 Description | RW | 0x0 |
20:18 | MREQDOMAIN_IPU1 | see MREQDOMAIN_IPU2 Description | RW | 0x0 |
17:15 | RESERVED | R | 0x0 | |
14:12 | MREQDOMAIN_IVAHD | see MREQDOMAIN_IPU2 Description | RW | 0x0 |
11:9 | MREQDOMAIN_DSS | see MREQDOMAIN_IPU2 Description | RW | 0x0 |
8:6 | MREQDOMAIN_DSP1_CFG | see MREQDOMAIN_IPU2 Description | RW | 0x0 |
5:0 | RESERVED | R | 0x0 |
Control Module Register Manual |
Address Offset | 0x0000 010C | ||
Physical Address | 0x4A00 210C | Instance | CTRL_MODULE_CORE |
Description | MReqDomain value configuration register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MREQDOMAIN_EXP2_LOCK | RESERVED | MREQDOMAIN_SATA | MREQDOMAIN_USB3 | MREQDOMAIN_USB2 | RESERVED | MREQDOMAIN_USB1 | RESERVED | MREQDOMAIN_MMC2 | MREQDOMAIN_MMC1 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | MREQDOMAIN_EXP2_LOCK | Lock bit. When high register cannot be written again | RW Woco | 0x0 |
30:27 | RESERVED | R | 0x0 | |
26:24 | MREQDOMAIN_SATA | This field allows to specify to which DOMAIN the initiator belongs to by configuring at initiator port level a fixed MReqDomain value such that: MreqDomain[2:0]= 0b000 = DOMAIN0 MreqDomain[2:0]= 0b001 = DOMAIN1 MreqDomain[2:0]= 0b010 = DOMAIN2 MreqDomain[2:0]= 0b011 = DOMAIN3 MreqDomain[2:0]= 0b100 = DOMAIN4 MreqDomain[2:0]= 0b110 = DOMAIN6 MreqDomain[2:0]= 0b111 = DOMAIN7 | RW | 0x0 |
23:21 | MREQDOMAIN_USB3 | see MREQDOMAIN_SATA Description | RW | 0x0 |
20:18 | MREQDOMAIN_USB2 | see MREQDOMAIN_SATA Description | RW | 0x0 |
17:15 | RESERVED | R | 0x0 | |
14:12 | MREQDOMAIN_USB1 | see MREQDOMAIN_SATA Description | RW | 0x0 |
11:6 | RESERVED | R | 0x0 | |
5:3 | MREQDOMAIN_MMC2 | see MREQDOMAIN_SATA Description | RW | 0x0 |
2:0 | MREQDOMAIN_MMC1 | see MREQDOMAIN_SATA Description | RW | 0x0 |
Control Module Register Manual |
Address Offset | 0x0000 0110 | ||
Physical Address | 0x4A00 2110 | Instance | CTRL_MODULE_CORE |
Description | MReqDomain value configuration register. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MREQDOMAIN_EXP3_LOCK | RESERVED | MREQDOMAIN_VIP1_P0 | MREQDOMAIN_PRUSS2_PRU0 | MREQDOMAIN_PRUSS1_PRU0 | MREQDOMAIN_BB2D | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | MREQDOMAIN_EXP3_LOCK | Lock bit. When high register cannot be written again | RW Woco | 0x0 |
30:18 | RESERVED | R | 0x0 | |
17:15 | MREQDOMAIN_VIP1_P0 | This field allows to specify to which DOMAIN the initiator belongs to by configuring at initiator port level a fixed MReqDomain value such that: MreqDomain[2:0]= 0b000 = DOMAIN0 MreqDomain[2:0]= 0b001 = DOMAIN1 MreqDomain[2:0]= 0b010 = DOMAIN2 MreqDomain[2:0]= 0b011 = DOMAIN3 MreqDomain[2:0]= 0b100 = DOMAIN4 MreqDomain[2:0]= 0b101 = DOMAIN5 MreqDomain[2:0]= 0b110 = DOMAIN6 MreqDomain[2:0]= 0b111 = DOMAIN7 | RW | 0x0 |
14:12 | MREQDOMAIN_PRUSS2_PRU0 | see MREQDOMAIN_VIP1_P0 Description | RW | 0x0 |
11:9 | MREQDOMAIN_PRUSS1_PRU0 | see MREQDOMAIN_VIP1_P0 Description | RW | 0x0 |
8:6 | MREQDOMAIN_BB2D | see MREQDOMAIN_VIP1_P0 Description | RW | 0x0 |
5:0 | RESERVED | R | 0x0 |
Control Module Register Manual |
Address Offset | 0x0000 0134 | ||||
Physical Address | 0x4A00 2134 | Instance | CTRL_MODULE_CORE | ||
Description | Control Module Status Register | ||||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DEVICE_TYPE | RESERVED |
Bits |
---|