SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Address Offset | See Table 14-200 to Table 14-205 | ||
Physical Address | 0x4480 3B00 0x4480 4B00 0x4480 4C00 0x4480 5000 0x4480 5200 0x4480 5300 0x4480 4E00 0x4480 5100 0x4480 5400 0x4480 5500 0x4480 5600 | Instance | CLK1_2_MMU2_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P2_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_PCIESS2_BW_REGULATOR CLK1_2_PCIESS1_BW_REGULATOR CLK1_2_GMAC_SW_BW_REGULATOR |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDHOSTHDR_COREREG_CORECODE | RESERVED | STDHOSTHDR_COREREG_VENDORCODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | Reserved | R | 0x000 |
21:16 | STDHOSTHDR_COREREG_CORECODE | The Core Code field is a constant reporting a vendor-specific core generator code. Type: Constant. Reset value: 0x31. | R | 0x31 |
15:1 | RESERVED | Reserved | R | 0x0000 |
0 | STDHOSTHDR_COREREG_VENDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1. | R | 1 |
Read 0x0: Third-party vendor. | ||||
Read 0x1: |
Address Offset | See Table 14-200 to Table 14-205 | ||
Physical Address | 0x4480 3B04 0x4480 4B04 0x4480 4C04 0x4480 5004 0x4480 5204 0x4480 5304 0x4480 4E04 0x4480 5104 0x4480 5404 0x4480 5504 0x4480 5604 | Instance | CLK1_2_MMU2_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P2_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_PCIESS2_BW_REGULATOR CLK1_2_PCIESS1_BW_REGULATOR CLK1_2_GMAC_SW_BW_REGULATOR |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STDHOSTHDR_VERSIONREG_REVISIONID | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | STDHOSTHDR_VERSIONREG_REVISIONID | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x0. | R | 0x00 |
23:0 | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved. | R | 0x000000 |
Address Offset | See Table 14-200 to Table 14-205 | ||
Physical Address | 0x4480 3B08 0x4480 4B08 0x4480 4C08 0x4480 5008 0x4480 5208 0x4480 5308 0x4480 4E08 0x4480 5108 0x4480 5408 0x4480 5508 0x4480 5608 | Instance | CLK1_2_MMU2_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P2_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_PCIESS2_BW_REGULATOR CLK1_2_PCIESS1_BW_REGULATOR CLK1_2_GMAC_SW_BW_REGULATOR |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | BANDWIDTH |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:16 | RESERVED | Reserved | R | 0x0000 |
15:0 | BANDWIDTH | Bandwidth, in bytes per second. Type: Control. Reset value: 0x0. | RW | 0x0000 |
L3_MAIN Interconnect |
Address Offset | See Table 14-200 to Table 14-205 | ||
Physical Address | 0x4480 3B0C 0x4480 4B0C 0x4480 4C0C 0x4480 500C 0x4480 520C 0x4480 530C 0x4480 4E0C 0x4480 510C 0x4480 540C 0x4480 550C 0x4480 560C | Instance | CLK1_2_MMU2_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P2_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_PCIESS2_BW_REGULATOR CLK1_2_PCIESS1_BW_REGULATOR CLK1_2_GMAC_SW_BW_REGULATOR |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WATERMARK |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:12 | RESERVED | Reserved | R | 0x00000 |
11:0 | WATERMARK | Peak permissible bandwidth, in bytes. Type: Control. Reset value: 0x1. | RW | 0x001 |
L3_MAIN Interconnect |
Address Offset | See Table 14-200 to Table 14-205 | ||
Physical Address | 0x4480 3B10 0x4480 4B10 0x4480 4C10 0x4480 5010 0x4480 5210 0x4480 5310 0x4480 4E10 0x4480 5110 0x4480 5410 0x4480 5510 0x4480 5610 | Instance | CLK1_2_MMU2_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P2_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_PCIESS2_BW_REGULATOR CLK1_2_PCIESS1_BW_REGULATOR CLK1_2_GMAC_SW_BW_REGULATOR |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | PRESS_LOW | PRESS_HIGH |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:4 | RESERVED | Reserved | R | 0x0000 0000 |
3:2 | PRESS_LOW | Pressure value inserted if the measured bandwidth is over the watermark. The pressure is bar graph encoded. Type: Control. Reset value: 0x0. | R | 0 |
1:0 | PRESS_HIGH | Pressure value inserted if the measured bandwidth is under the watermark. The pressure is bar graph encoded. Type: Control. Reset value: 0x1. | R | 0x3 |
L3_MAIN Interconnect |
Address Offset | See Table 14-200 to Table 14-205 | ||
Physical Address | 0x4480 3B14 0x4480 4B14 0x4480 4C14 0x4480 5014 0x4480 5214 0x4480 5314 0x4480 4E14 0x4480 5114 0x4480 5414 0x4480 5514 0x4480 5614 | Instance | CLK1_2_MMU2_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P2_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_PCIESS2_BW_REGULATOR CLK1_2_PCIESS1_BW_REGULATOR CLK1_2_GMAC_SW_BW_REGULATOR |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CLEARHISTORY |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | Reserved | R | 0x0000 0000 |
0 | CLEARHISTORY | Write a 1 clear the traffic counter Type: Give_AutoCleared. Reset value: 0x0. | RW | 0 |
L3_MAIN Interconnect |