SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Register Name | Type | Register Width (Bits) | Address Offset | Physical Address (IPU1 Private Access) |
---|---|---|---|---|
CACHE_SCTM_CTCNTL | RW | 32 | 0x0000 0000 | 0x5508 0400 |
RESERVED | R | 32 | 0x0000 0020 | 0x5508 0420 |
RESERVED | R | 32 | 0x0000 0024 | 0x5508 0424 |
RESERVED | R | 32 | 0x0000 0028 | 0x5508 0428 |
RESERVED | R | 32 | 0x0000 002C | 0x5508 042C |
CACHE_SCTM_TINTVLR_i (1) | RW | 32 | 0x0000 0040 + (0x4 * i) | 0x5508 0440 + (0x4 * i) |
CACHE_SCTM_CTDBGNUM | R | 32 | 0x0000 007C | 0x5508 047C |
CACHE_SCTM_CTGNBL | RW | 32 | 0x0000 00F0 | 0x5508 04F0 |
CACHE_SCTM_CTGRST | RW | 32 | 0x0000 00F8 | 0x5508 04F8 |
CACHE_SCTM_CTCR_WT_i (1) | RW | 32 | 0x0000 0100 + (0x4 * i) | 0x5508 0500 + (0x4 * i) |
CACHE_SCTM_CTCR_WOT_j (3) | RW | 32 | 0x0000 0108 + (0x4 * j) | 0x5508 0508 + (0x4 * j) |
CACHE_SCTM_CTCNTR_k (2) | R | 32 | 0x0000 0180 + (0x4 * k) | 0x5508 0580 + (0x4 * k) |
Register Name | Type | Register Width (Bits) | Address Offset | Physical Address (IPU2 Private Access) |
---|---|---|---|---|
CACHE_SCTM_CTCNTL | RW | 32 | 0x0000 0000 | 0x5508 0400 |
RESERVED | R | 32 | 0x0000 0020 | 0x5508 0420 |
RESERVED | R | 32 | 0x0000 0024 | 0x5508 0424 |
RESERVED | R | 32 | 0x0000 0028 | 0x5508 0428 |
RESERVED | R | 32 | 0x0000 002C | 0x5508 042C |
CACHE_SCTM_TINTVLR_i (1) | RW | 32 | 0x0000 0040 + (0x4 * i) | 0x5508 0440 + (0x4 * i) |
CACHE_SCTM_CTDBGNUM | R | 32 | 0x0000 007C | 0x5508 047C |
CACHE_SCTM_CTGNBL | RW | 32 | 0x0000 00F0 | 0x5508 04F0 |
CACHE_SCTM_CTGRST | RW | 32 | 0x0000 00F8 | 0x5508 04F8 |
CACHE_SCTM_CTCR_WT_i (1) | RW | 32 | 0x0000 0100 + (0x4 * i) | 0x5508 0500 + (0x4 * i) |
CACHE_SCTM_CTCR_WOT_j (3) | RW | 32 | 0x0000 0108 + (0x4 * j) | 0x5508 0508 + (0x4 * j) |
CACHE_SCTM_CTCNTR_k (2) | R | 32 | 0x0000 0180 + (0x4 * k) | 0x5508 0580 + (0x4 * k) |