SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 17-2 lists the default interrupt sources for the MPU_INTC. In addition, interrupts MPU_IRQ_4, MPU_IRQ_[130:7], MPU_IRQ_[138:133], and MPU_IRQ_[159:141] can alternatively be sourced through the MPU's IRQ_CROSSBAR from one of the 420 multiplexed device interrupts listed in Table 17-8. The CTRL_CORE_MPU_IRQ_y_z registers (where y and z are indexes of INTC input lines) in the Control Module are used to select between the default interrupts and the multiplexed interrupts.
The interrupts listed in Table 17-2 are also called Shared Peripheral Interrupts (SPIs) in Arm Cortex-A15 terminology. That is, the MPU_IRQ_[159:0] interrupt inputs correspond to the IRQS[N:0] GIC signals (N = 159 for this device), described in the Arm Cortex-A15 MPCore Processor Technical Reference Manual.
The association between the Shared Peripheral Interrupts (MPU_IRQ_0 – MPU_IRQ_159) and the GIC inputs (ID32 – ID191) is shown in the first column of this table.
IRQ Input Line (GIC ID Number)(1) | IRQ_ CROSSBAR Instance Number | IRQ_CROSSBAR Configuration Register | IRQ_ CROSSBAR Default Input Index | Default Interrupt Name | Default Interrupt Source Description |
---|---|---|---|---|---|
MPU_IRQ_0 (ID32) | N/A | N/A | N/A | MPU_CLUSTER_IRQ_INTERR | Illegal writes to interrupt controller memory map region |
MPU_IRQ_1 (ID33) | N/A | N/A | N/A | CS_CTI_MPU_C0_IRQ | TRIGOUT[6] of Cross Trigger Interface 0 (CTI0) |
MPU_IRQ_2 (ID34) | N/A | N/A | N/A | CS_CTI_MPU_C1_IRQ | TRIGOUT[6] of Cross Trigger Interface 1 (CTI1) |
MPU_IRQ_3 (ID35) | N/A | N/A | N/A | MPU_CLUSTER_IRQ_AXIERR | Error indication for AXI write transactions with a BRESP error condition |
MPU_IRQ_4 (ID36) | 1 | CTRL_CORE_MPU_IRQ_4_7[8:0] | 1 | ELM_IRQ | Error location process completion interrupt |
MPU_IRQ_5 (ID37) | N/A | N/A | N/A | WD_TIMER_MPU_C0_IRQ_WARN | MPU_WD_TIMER channel 0 warning interrupt |
MPU_IRQ_6 (ID38) | N/A | N/A | N/A | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_7 (ID39) | 2 | CTRL_CORE_MPU_IRQ_4_7[24:16] | 2 | EXT_SYS_IRQ_1 | External interrupt (active low) via sys_nirq1 pin |
MPU_IRQ_8 (ID40) | 3 | CTRL_CORE_MPU_IRQ_8_9[8:0] | 3 | CTRL_MODULE_CORE_IRQ_SEC_EVTS | Combined firewall error interrupt. For more information, see Firewall Error Status Registers. |
MPU_IRQ_9 (ID41) | 4 | CTRL_CORE_MPU_IRQ_8_9[24:16] | 4 | L3_MAIN_IRQ_DBG_ERR | L3_MAIN debug error |
MPU_IRQ_10 (ID42) | 5 | CTRL_CORE_MPU_IRQ_10_11[8:0] (not functional) | 5 | L3_MAIN_IRQ_APP_ERR | L3_MAIN application or non-attributable error(2) |
MPU_IRQ_11 (ID43) | 6 | CTRL_CORE_MPU_IRQ_10_11[24:16] | 6 | PRM_IRQ_MPU | PRCM interrupt to MPU |
MPU_IRQ_12 (ID44) | 7 | CTRL_CORE_MPU_IRQ_12_13[8:0] | 7 | DMA_SYSTEM_IRQ_0 | System DMA interrupt 0 |
MPU_IRQ_13 (ID45) | 8 | CTRL_CORE_MPU_IRQ_12_13[24:16] | 8 | DMA_SYSTEM_IRQ_1 | System DMA interrupt 1 |
MPU_IRQ_14 (ID46) | 9 | CTRL_CORE_MPU_IRQ_14_15[8:0] | 9 | DMA_SYSTEM_IRQ_2 | System DMA interrupt 2 |
MPU_IRQ_15 (ID47) | 10 | CTRL_CORE_MPU_IRQ_14_15[24:16] | 10 | DMA_SYSTEM_IRQ_3 | System DMA interrupt 3 |
MPU_IRQ_16 (ID48) | 11 | CTRL_CORE_MPU_IRQ_16_17[8:0] | 11 | L3_MAIN_IRQ_STAT_ALARM | L3_MAIN statistic collector alarm interrupt |
MPU_IRQ_17 (ID49) | 12 | CTRL_CORE_MPU_IRQ_16_17[24:16] | 12 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_18 (ID50) | 13 | CTRL_CORE_MPU_IRQ_18_19[8:0] | 13 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_19 (ID51) | 14 | CTRL_CORE_MPU_IRQ_18_19[24:16] | 14 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_20 (ID52) | 15 | CTRL_CORE_MPU_IRQ_20_21[8:0] | 15 | GPMC_IRQ | GPMC interrupt |
MPU_IRQ_21 (ID53) | 16 | CTRL_CORE_MPU_IRQ_20_21[24:16] | 16 | GPU_IRQ | GPU interrupt |
MPU_IRQ_22 (ID54) | 17 | CTRL_CORE_MPU_IRQ_22_23[8:0] | 17 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_23 (ID55) | 18 | CTRL_CORE_MPU_IRQ_22_23[24:16] | 18 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_24 (ID56) | 19 | CTRL_CORE_MPU_IRQ_24_25[8:0] | 19 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_25 (ID57) | 20 | CTRL_CORE_MPU_IRQ_24_25[24:16] | 20 | DISPC_IRQ | Display controller interrupt |
MPU_IRQ_26 (ID58) | 21 | CTRL_CORE_MPU_IRQ_26_27[8:0] | 21 | MAILBOX1_IRQ_USER0 | Mailbox 1 user 0 interrupt |
MPU_IRQ_27 (ID59) | 22 | CTRL_CORE_MPU_IRQ_26_27[24:16] | 22 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_28 (ID60) | 23 | CTRL_CORE_MPU_IRQ_28_29[8:0] | 23 | DSP1_IRQ_MMU0 | DSP1 MMU0 interrupt |
MPU_IRQ_29 (ID61) | 24 | CTRL_CORE_MPU_IRQ_28_29[24:16] | 24 | GPIO1_IRQ_1 | GPIO1 interrupt 1 |
MPU_IRQ_30 (ID62) | 25 | CTRL_CORE_MPU_IRQ_30_31[8:0] | 25 | GPIO2_IRQ_1 | GPIO2 interrupt 1 |
MPU_IRQ_31 (ID63) | 26 | CTRL_CORE_MPU_IRQ_30_31[24:16] | 26 | GPIO3_IRQ_1 | GPIO3 interrupt 1 |
MPU_IRQ_32 (ID64) | 27 | CTRL_CORE_MPU_IRQ_32_33[8:0] | 27 | GPIO4_IRQ_1 | GPIO4 interrupt 1 |
MPU_IRQ_33 (ID65) | 28 | CTRL_CORE_MPU_IRQ_32_33[24:16] | 28 | GPIO5_IRQ_1 | GPIO5 interrupt 1 |
MPU_IRQ_34 (ID66) | 29 | CTRL_CORE_MPU_IRQ_34_35[8:0] | 29 | GPIO6_IRQ_1 | GPIO6 interrupt 1 |
MPU_IRQ_35 (ID67) | 30 | CTRL_CORE_MPU_IRQ_34_35[24:16] | 30 | GPIO7_IRQ_1 | GPIO7 interrupt 1 |
MPU_IRQ_36 (ID68) | 31 | CTRL_CORE_MPU_IRQ_36_37[8:0] | 31 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_37 (ID69) | 32 | CTRL_CORE_MPU_IRQ_36_37[24:16] | 32 | TIMER1_IRQ | TIMER1 interrupt |
MPU_IRQ_38 (ID70) | 33 | CTRL_CORE_MPU_IRQ_38_39[8:0] | 33 | TIMER2_IRQ | TIMER2 interrupt |
MPU_IRQ_39 (ID71) | 34 | CTRL_CORE_MPU_IRQ_38_39[24:16] | 34 | TIMER3_IRQ | TIMER3 interrupt |
MPU_IRQ_40 (ID72) | 35 | CTRL_CORE_MPU_IRQ_40_41[8:0] | 35 | TIMER4_IRQ | TIMER4 interrupt |
MPU_IRQ_41 (ID73) | 36 | CTRL_CORE_MPU_IRQ_40_41[24:16] | 36 | TIMER5_IRQ | TIMER5 interrupt |
MPU_IRQ_42 (ID74) | 37 | CTRL_CORE_MPU_IRQ_42_43[8:0] | 37 | TIMER6_IRQ | TIMER6 interrupt |
MPU_IRQ_43 (ID75) | 38 | CTRL_CORE_MPU_IRQ_42_43[24:16] | 38 | TIMER7_IRQ | TIMER7 interrupt |
MPU_IRQ_44 (ID76) | 39 | CTRL_CORE_MPU_IRQ_44_45[8:0] | 39 | TIMER8_IRQ | TIMER8 interrupt |
MPU_IRQ_45 (ID77) | 40 | CTRL_CORE_MPU_IRQ_44_45[24:16] | 40 | TIMER9_IRQ | TIMER9 interrupt |
MPU_IRQ_46 (ID78) | 41 | CTRL_CORE_MPU_IRQ_46_47[8:0] | 41 | TIMER10_IRQ | TIMER10 interrupt |
MPU_IRQ_47 (ID79) | 42 | CTRL_CORE_MPU_IRQ_46_47[24:16] | 42 | TIMER11_IRQ | TIMER11 interrupt |
MPU_IRQ_48 (ID80) | 43 | CTRL_CORE_MPU_IRQ_48_49[8:0] | 43 | MCSPI4_IRQ | McSPI4 interrupt |
MPU_IRQ_49 (ID81) | 44 | CTRL_CORE_MPU_IRQ_48_49[24:16] | 44 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_50 (ID82) | 45 | CTRL_CORE_MPU_IRQ_50_51[8:0] | 45 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_51 (ID83) | 46 | CTRL_CORE_MPU_IRQ_50_51[24:16] | 46 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_52 (ID84) | 47 | CTRL_CORE_MPU_IRQ_52_53[8:0] | 47 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_53 (ID85) | 48 | CTRL_CORE_MPU_IRQ_52_53[24:16] | 48 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_54 (ID86) | 49 | CTRL_CORE_MPU_IRQ_54_55[8:0] | 49 | SATA_IRQ(4) | SATA interrupt |
MPU_IRQ_55 (ID87) | 50 | CTRL_CORE_MPU_IRQ_54_55[24:16] | 50 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_56 (ID88) | 51 | CTRL_CORE_MPU_IRQ_56_57[8:0] | 51 | I2C1_IRQ | I2C1 interrupt |
MPU_IRQ_57 (ID89) | 52 | CTRL_CORE_MPU_IRQ_56_57[24:16] | 52 | I2C2_IRQ | I2C2 interrupt |
MPU_IRQ_58 (ID90) | 53 | CTRL_CORE_MPU_IRQ_58_59[8:0] | 53 | HDQ1W_IRQ | HDQ1W interrupt |
MPU_IRQ_59 (ID91) | 54 | CTRL_CORE_MPU_IRQ_58_59[24:16] | 54 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_60 (ID92) | 55 | CTRL_CORE_MPU_IRQ_60_61[8:0] | 55 | I2C5_IRQ | I2C5 interrupt |
MPU_IRQ_61 (ID93) | 56 | CTRL_CORE_MPU_IRQ_60_61[24:16] | 56 | I2C3_IRQ | I2C3 interrupt |
MPU_IRQ_62 (ID94) | 57 | CTRL_CORE_MPU_IRQ_62_63[8:0] | 57 | I2C4_IRQ | I2C4 interrupt |
MPU_IRQ_63 (ID95) | 58 | CTRL_CORE_MPU_IRQ_62_63[24:16] | 58 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_64 (ID96) | 59 | CTRL_CORE_MPU_IRQ_64_65[8:0] | 59 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_65 (ID97) | 60 | CTRL_CORE_MPU_IRQ_64_65[24:16] | 60 | MCSPI1_IRQ | McSPI1 interrupt |
MPU_IRQ_66 (ID98) | 61 | CTRL_CORE_MPU_IRQ_66_67[8:0] | 61 | MCSPI2_IRQ | McSPI2 interrupt |
MPU_IRQ_67 (ID99) | 62 | CTRL_CORE_MPU_IRQ_66_67[24:16] | 62 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_68 (ID100) | 63 | CTRL_CORE_MPU_IRQ_68_69[8:0] | 63 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_69 (ID101) | 64 | CTRL_CORE_MPU_IRQ_68_69[24:16] | 64 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_70 (ID102) | 65 | CTRL_CORE_MPU_IRQ_70_71[8:0] | 65 | UART4_IRQ | UART4 interrupt |
MPU_IRQ_71 (ID103) | 66 | CTRL_CORE_MPU_IRQ_70_71[24:16] | 66 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_72 (ID104) | 67 | CTRL_CORE_MPU_IRQ_72_73[8:0] | 67 | UART1_IRQ | UART1 interrupt |
MPU_IRQ_73 (ID105) | 68 | CTRL_CORE_MPU_IRQ_72_73[24:16] | 68 | UART2_IRQ | UART2 interrupt |
MPU_IRQ_74 (ID106) | 69 | CTRL_CORE_MPU_IRQ_74_75[8:0] | 69 | UART3_IRQ | UART3 interrupt |
MPU_IRQ_75 (ID107) | 70 | CTRL_CORE_MPU_IRQ_74_75[24:16] | 70 | PBIAS_IRQ | MMC1 PBIAS interrupt (controlled via device Control Module) |
MPU_IRQ_76 (ID108) | 71 | CTRL_CORE_MPU_IRQ_76_77[8:0] | 71 | USB1_IRQ_INTR0 | USB1 interrupt 0 |
MPU_IRQ_77 (ID109) | 72 | CTRL_CORE_MPU_IRQ_76_77[24:16] | 72 | USB1_IRQ_INTR1 | USB1 interrupt 1 |
MPU_IRQ_78 (ID110) | 73 | CTRL_CORE_MPU_IRQ_78_79[8:0] | 73 | USB2_IRQ_INTR0 | USB2 interrupt 0 |
MPU_IRQ_79 (ID111) | 74 | CTRL_CORE_MPU_IRQ_78_79[24:16] | 74 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_80 (ID112) | 75 | CTRL_CORE_MPU_IRQ_80_81[8:0] | 75 | WD_TIMER2_IRQ | WD_TIMER2 interrupt |
MPU_IRQ_81 (ID113) | 76 | CTRL_CORE_MPU_IRQ_80_81[24:16] | 76 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_82 (ID114) | 77 | CTRL_CORE_MPU_IRQ_82_83[8:0] | 77 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_83 (ID115) | 78 | CTRL_CORE_MPU_IRQ_82_83[24:16] | 78 | MMC1_IRQ | MMC1 interrupt |
MPU_IRQ_84 (ID116) | 79 | CTRL_CORE_MPU_IRQ_84_85[8:0] | 79 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_85 (ID117) | 80 | CTRL_CORE_MPU_IRQ_84_85[24:16] | 80 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_86 (ID118) | 81 | CTRL_CORE_MPU_IRQ_86_87[8:0] | 81 | MMC2_IRQ | MMC2 interrupt |
MPU_IRQ_87 (ID119) | 82 | CTRL_CORE_MPU_IRQ_86_87[24:16] | 82 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_88 (ID120) | 83 | CTRL_CORE_MPU_IRQ_88_89[8:0] | 83 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_89 (ID121) | 84 | CTRL_CORE_MPU_IRQ_88_89[24:16] | 84 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_90 (ID122) | 85 | CTRL_CORE_MPU_IRQ_90_91[8:0] | 85 | DEBUGSS_IRQ_CT_UART | CT_UART interrupt generated when data ready on RX or when TX empty |
MPU_IRQ_91 (ID123) | 86 | CTRL_CORE_MPU_IRQ_90_91[24:16] | 86 | MCSPI3_IRQ | McSPI3 interrupt |
MPU_IRQ_92 (ID124) | 87 | CTRL_CORE_MPU_IRQ_92_93[8:0] | 87 | USB2_IRQ_INTR1 | USB2 interrupt 1 |
MPU_IRQ_93 (ID125) | 88 | CTRL_CORE_MPU_IRQ_92_93[24:16] | 88 | USB3_IRQ_INTR0(3) | USB3 interrupt 0 |
MPU_IRQ_94 (ID126) | 89 | CTRL_CORE_MPU_IRQ_94_95[8:0] | 89 | MMC3_IRQ | MMC3 interrupt |
MPU_IRQ_95 (ID127) | 90 | CTRL_CORE_MPU_IRQ_94_95[24:16] | 90 | TIMER12_IRQ | TIMER12 interrupt |
MPU_IRQ_96 (ID128) | 91 | CTRL_CORE_MPU_IRQ_96_97[8:0] | 91 | MMC4_IRQ | MMC4 interrupt |
MPU_IRQ_97 (ID129) | 92 | CTRL_CORE_MPU_IRQ_96_97[24:16] | 92 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_98 (ID130) | 93 | CTRL_CORE_MPU_IRQ_98_99[8:0] | 93 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_99 (ID131) | 94 | CTRL_CORE_MPU_IRQ_98_99[24:16] | 94 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_100 (ID132) | 95 | CTRL_CORE_MPU_IRQ_100_101[8:0] | 395 | IPU1_IRQ_MMU | IPU1 MMU interrupt |
MPU_IRQ_101 (ID133) | 96 | CTRL_CORE_MPU_IRQ_100_101[24:16] | 96 | HDMI_IRQ | HDMI interrupt |
MPU_IRQ_102 (ID134) | 97 | CTRL_CORE_MPU_IRQ_102_103[8:0] | 97 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_103 (ID135) | 98 | CTRL_CORE_MPU_IRQ_102_103[24:16] | 98 | IVA_IRQ_SYNC_1 | IVA ICONT2 sync interrupt |
MPU_IRQ_104 (ID136) | 99 | CTRL_CORE_MPU_IRQ_104_105[8:0] | 99 | IVA_IRQ_SYNC_0 | IVA ICONT1 sync interrupt |
MPU_IRQ_105 (ID137) | 100 | CTRL_CORE_MPU_IRQ_104_105[24:16] | 100 | UART5_IRQ | UART5 interrupt |
MPU_IRQ_106 (ID138) | 101 | CTRL_CORE_MPU_IRQ_106_107[8:0] | 101 | UART6_IRQ | UART6 interrupt |
MPU_IRQ_107 (ID139) | 102 | CTRL_CORE_MPU_IRQ_106_107[24:16] | 102 | IVA_IRQ_MAILBOX_0 | IVA mailbox user 0 interrupt |
MPU_IRQ_108 (ID140) | 103 | CTRL_CORE_MPU_IRQ_108_109[8:0] | 103 | McASP1_IRQ_AREVT | McASP1 receive interrupt |
MPU_IRQ_109 (ID141) | 104 | CTRL_CORE_MPU_IRQ_108_109[24:16] | 104 | McASP1_IRQ_AXEVT | McASP1 transmit interrupt |
MPU_IRQ_110 (ID142) | 105 | CTRL_CORE_MPU_IRQ_110_111[8:0] | 105 | EMIF1_IRQ | EMIF1 interrupt |
MPU_IRQ_111 (ID143) | 106 | CTRL_CORE_MPU_IRQ_110_111[24:16] | 106 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_112 (ID144) | 107 | CTRL_CORE_MPU_IRQ_112_113[8:0] | 107 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_113 (ID145) | 108 | CTRL_CORE_MPU_IRQ_112_113[24:16] | 108 | DMM_IRQ | DMM interrupt |
MPU_IRQ_114 (ID146) | 109 | CTRL_CORE_MPU_IRQ_114_115[8:0] | 109 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_115 (ID147) | 110 | CTRL_CORE_MPU_IRQ_114_115[24:16] | 110 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_116 (ID148) | 111 | CTRL_CORE_MPU_IRQ_116_117[8:0] | 111 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_117 (ID149) | 112 | CTRL_CORE_MPU_IRQ_116_117[24:16] | 112 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_118 (ID150) | 113 | CTRL_CORE_MPU_IRQ_118_119[8:0] | 113 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_119 (ID151) | 114 | CTRL_CORE_MPU_IRQ_118_119[24:16] | 114 | EXT_SYS_IRQ_2 | External interrupt (active low) via sys_nirq2 pin |
MPU_IRQ_120 (ID152) | 115 | CTRL_CORE_MPU_IRQ_120_121[8:0] | 115 | KBD_IRQ | Keyboard controller interrupt |
MPU_IRQ_121 (ID153) | 116 | CTRL_CORE_MPU_IRQ_120_121[24:16] | 116 | GPIO8_IRQ_1 | GPIO8 interrupt 1 |
MPU_IRQ_122 (ID154) | 117 | CTRL_CORE_MPU_IRQ_122_123[8:0] | 117 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_123 (ID155) | 118 | CTRL_CORE_MPU_IRQ_122_123[24:16] | 118 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_124 (ID156) | 119 | CTRL_CORE_MPU_IRQ_124_125[8:0] | 119 | CAL_IRQ | CAL (CSI2) interrupt |
MPU_IRQ_125 (ID157) | 120 | CTRL_CORE_MPU_IRQ_124_125[24:16] | 120 | BB2D_IRQ | BB2D interrupt |
MPU_IRQ_126 (ID158) | 121 | CTRL_CORE_MPU_IRQ_126_127[8:0] | 121 | CTRL_MODULE_CORE_IRQ_THERMAL_ALERT | CTRL_MODULE thermal alert interrupt |
MPU_IRQ_127 (ID159) | 122 | CTRL_CORE_MPU_IRQ_126_127[24:16] | 122 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_128 (ID160) | 123 | CTRL_CORE_MPU_IRQ_128_129[8:0] | 123 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_129 (ID161) | 124 | CTRL_CORE_MPU_IRQ_128_129[24:16] | 124 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_130 (ID162) | 125 | CTRL_CORE_MPU_IRQ_130_133[8:0] | 125 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_131 (ID163) | N/A | N/A | N/A | MPU_CLUSTER_IRQ_PMU_C0 | MPU core 0 PMU interrupt |
MPU_IRQ_132 (ID164) | N/A | N/A | N/A | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_133 (ID165) | 126 | CTRL_CORE_MPU_IRQ_130_133[24:16] | 0 | Reserved | Reserved by default but can be remapped to:
|
MPU_IRQ_134 (ID166) | 127 | CTRL_CORE_MPU_IRQ_134_135[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_135 (ID167) | 128 | CTRL_CORE_MPU_IRQ_134_135[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_136 (ID168) | 129 | CTRL_CORE_MPU_IRQ_136_137[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_137 (ID169) | 130 | CTRL_CORE_MPU_IRQ_136_137[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_138 (ID170) | 131 | CTRL_CORE_MPU_IRQ_138_139[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_139 (ID171) | N/A | N/A | N/A | WD_TIMER_MPU_C0_IRQ | MPU_WD_TIMER channel 0 timeout interrupt (watchdog reset) |
MPU_IRQ_140 (ID172) | N/A | N/A | N/A | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_141 (ID173) | 134 | CTRL_CORE_MPU_IRQ_140_141[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_142 (ID174) | 135 | CTRL_CORE_MPU_IRQ_142_143[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_143 (ID175) | 136 | CTRL_CORE_MPU_IRQ_142_143[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_144 (ID176) | 137 | CTRL_CORE_MPU_IRQ_144_145[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_145 (ID177) | 138 | CTRL_CORE_MPU_IRQ_144_145[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_146 (ID178) | 139 | CTRL_CORE_MPU_IRQ_146_147[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_147 (ID179) | 140 | CTRL_CORE_MPU_IRQ_146_147[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_148 (ID180) | 141 | CTRL_CORE_MPU_IRQ_148_149[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_149 (ID181) | 142 | CTRL_CORE_MPU_IRQ_148_149[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_150 (ID182) | 143 | CTRL_CORE_MPU_IRQ_150_151[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_151 (ID183) | 144 | CTRL_CORE_MPU_IRQ_150_151[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_152 (ID184) | 145 | CTRL_CORE_MPU_IRQ_152_153[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_153 (ID185) | 146 | CTRL_CORE_MPU_IRQ_152_153[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_154 (ID186) | 147 | CTRL_CORE_MPU_IRQ_154_155[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_155 (ID187) | 148 | CTRL_CORE_MPU_IRQ_154_155[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_156 (ID188) | 149 | CTRL_CORE_MPU_IRQ_156_157[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_157 (ID189) | 150 | CTRL_CORE_MPU_IRQ_156_157[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_158 (ID190) | 151 | CTRL_CORE_MPU_IRQ_158_159[8:0] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
MPU_IRQ_159 (ID191) | 152 | CTRL_CORE_MPU_IRQ_158_159[24:16] | 0 | Reserved | Reserved by default but can be remapped to a valid interrupt source |
The "IRQ_CROSSBAR Default Input Index" column of Table 17-2 shows which input of the corresponding IRQ_CROSSBAR instance is mapped to its output (and then routed to the corresponding MPU_INTC input) by default. In other words, this column specifies the default (reset) values (in decimal) of the CTRL_CORE_MPU_IRQ_y_z register bit fields that are used to control the mapping of device interrupts to MPU_INTC inputs. For example, the MPU_IRQ_4_7[8:0] bit field is used to configure which device interrupt would be mapped to the MPU_IRQ_4 line. The reset value of this bit field is 0x1, meaning that ELM_IRQ would be mapped to MPU_IRQ_4 by default because it is connected to the IRQ_CROSSBAR_1 input.
'N/A' in this column means that the corresponding interrupt is internal to the MPU subsystem. There is no IRQ_CROSSBAR dedicated to the associated MPU_INTC input line and therefore, the user cannot change its default mapping.