12 Revision History
Changes from Revision D (April 2018) to Revision E (September 2024)
- Updated the numbering format for tables, figures, and
cross-references throughout the document. Updated units to the latest TI
standards throughout the document. Updated phrases to latest TI inclusive
language standards throughout the document.Go
- Added links for each applicationGo
- Changed the Device Information table to Package
Information, moved detailed description to Overview
sectionGo
- Added Gen 5 and Gen 6 to PCIe Clock Output Jitter
tableGo
- Changed the Device Information table to Package Information,
moved Detailed Description from Description section to Overview
sectionGo
- Changed the Detailed Description by
moving the Description section to Overview sectionGo
- Changed PLL loop bandwidth programming in the Loop Filter
section to match the PLL1_CALCTRL1 Register; R120 tableGo
- Clarified use case for First Order ModulatorGo
- Updated the Device Vitals Selection Matrix for STATUS[1:0]
table reference in Status Outputs
Go
- Added information to the soft pin mode description in the
I2C Serial Interface sectionGo
- Added row for POR_CTRL register, updated register count from 123 to
124. Updated instances of Itail to ITAIL
Go
- Changed the PINMODE_SW Register; R8 GPIO32_SW_MODE[2:0]
GPIO[2] bit fields from: Z to: VIM Go
- Added Target Address programming information to the
TARGETADR_GPIO1_SW[7:1] bits in TARGETADR Register; R10
Go
- Changed RESETN_SW bit description in DEV_CTL Register;
R12
Go
- Added the VIH and VIL voltages for the LVL_SEL_PRI[1:0] bits in
REFDETCTL Register; R25
Go
- Updated definition of PLL1_LOOPBW bitGo
- Updated definition of PLL2_LOOPBW bitGo
- Added NVMSCRC Register; R135 table to the
Register Maps sectionGo
- Added POR_CTRL registerGo
- Clarified EEPROM map description, added PLL1_POR_SLOW and
PLL2_POR_SLOW to EEPROM mapGo
- Updated jitter discussion for clarityGo
- Replaced mentions of WEBENCH Clock Architect Tool with
PLLatiunum Sim and Clock Tree Architect in the Detailed
Design Procedure sectionsGo
- Changed the Device Configuration sectionGo
- Updated recommendation for separate supply use case, added clarification for
noise coupling into deviceGo
- Added the capacitor values in the Powering Up From Split Supply
Rails sectionGo
- Changed Ensure Thermal
Reliability title to "Assess Thermal
Reliability"Go
- Added the Documentation Support and Related
Documentation sectionsGo
- Added links to Related Documentation
Go
Changes from Revision C (December 2017) to Revision D (April 2018)
- Clarified note about VOH (rail-to-rail swing only with VDDO =
1.8 V +/- 5%)Go
- Changed Slew Rate minimum and maximum from: 2.25 V/ns and 5 V/ns to: 1 V/ns and 4 V/ns, respectively Go
- Updated REVID to be 0x02 (was 0x01) Go
- Added the Support for PCB Temperature up to 105°C subsectionGo
Changes from Revision B (August 2016) to Revision C (December 2017)
- Added bullets to the Applications section Go
- Added a table note to
Recommended Operating Conditions
explaining the NOM values.Go
- Added PCIe Clock Output Jitter tableGo
- Changed Figure 8-5 text from: Vbb = 1.3 V to: Vbb = 1.8 VGo
- Added tablenotes to Table 8-9
Go
- Updated PLL2_CTRL1 Register; R72's Icp values to match those found in PLL1_CTRL1 Register; R57.Go
- Changed the first paragraph of the Powering Up From Single Supply
Rail section Go
- Changed the first paragraph of the Powering Up From Split Supply
Rails section and Figure 10-11
Go
- Changed the first paragraph and added new content to the Slow Power-Up
Supply Ramp section Go
- Changed the first paragraph of the
Non-Monotonic Power-Up Supply Ramp section Go
Changes from Revision A (January 2016) to Revision B (August 2016)
- Modified default ROM contents on Input and Status configurations Go
- Modified default ROM contents on PLL1 configurations Go
- Modified default ROM contents on PLL2 configurations Go