SPRACP4A December 2019 – June 2024 AM67 , AM67A , AM68 , AM68A , AM69 , AM69A , DRA821U , DRA821U-Q1 , DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4AEN-Q1 , TDA4AH-Q1 , TDA4AL-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VE-Q1 , TDA4VEN-Q1 , TDA4VH-Q1 , TDA4VL-Q1 , TDA4VM , TDA4VM-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
These parameters are recommendations only, intended to get the design close to success prior to simulation. To make sure the PCB design meets all requirements, it is required the design be simulated and those results compared with the simulation results defined in Section 4.
Parameter | MIN | TYP | MAX | Unit |
---|---|---|---|---|
UFS Operating Speed | 2.9 (1) | GHz | ||
UFS Signal Trace Length | 4000 (2) | Mils | ||
UFS Differential Pair Skew | 2 | ps | ||
UFS Lane Skew (3) (example UFS_TX0 to UFS_TX1) | 300 | ps | ||
UFS Differential Impedance | 85 | 100 | 115 | Ω |
Number of stubs allowed on UFS traces | 0 | stubs | ||
Number of vias on each UFS trace | 2 | Vias | ||
Via Stub Length (4) | 20 | Mils | ||
UFS Differential Pair to any other Trace Spacing | 2×DS (5) |