SPRACP4A December 2019 – June 2024 AM67 , AM67A , AM68 , AM68A , AM69 , AM69A , DRA821U , DRA821U-Q1 , DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4AEN-Q1 , TDA4AH-Q1 , TDA4AL-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VE-Q1 , TDA4VEN-Q1 , TDA4VH-Q1 , TDA4VL-Q1 , TDA4VM , TDA4VM-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
These parameters are recommendations only, intended to get the design close to success prior to simulation. To make sure the PCB design meets all requirements, is required the design be simulated and those results compared with the simulation results defined in Section 4.
Parameter | MIN | TYP | MAX | Unit |
---|---|---|---|---|
PCIe Operating Speed | 4 (1) | GHz | ||
PCIe Signal Trace Length | 5000 (2) | Mils | ||
PCIe Differential Pair Skew | 1 | ps | ||
PCIe Lane Skew (example PCIe_TX0 to PCIe_TX1) | No matching needed (de-skew built into receiver) | |||
PCIe Differential Impedance | 72.5 | 85 | 97.5 | Ω |
PCIe Single-ended Impedance | 38 | 45 | 52 | Ω |
PCIe RefClk Differential Impedance | 85 | 100 | 115 | Ω |
Number of stubs allowed on PCIe traces | 0 | stubs | ||
Number of vias on each PCIe trace | 2 | Vias | ||
Via Stub Length (3) | 20 | Mils | ||
PCIe Differential Pair to any other Trace Spacing | 2×DS (4) |