SNOA954D November 2019 – June 2021 LDC0851 , LDC1001 , LDC1001-Q1 , LDC1041 , LDC1051 , LDC1101 , LDC1312 , LDC1312-Q1 , LDC1314 , LDC1314-Q1 , LDC1612 , LDC1612-Q1 , LDC1614 , LDC1614-Q1 , LDC2112 , LDC2114 , LDC3114 , LDC3114-Q1
The Multichannel LDC family consists of the LDC1312, LDC1314, LDC1612, and the LDC1614.
The main features of this architecture include:
The LDC161x devices feature 28 bits of resolution, while the LDC131x has an effective 16 bits of resolution.
The main limitation of these devices comes from the I2C bus bandwidth – while a single channel conversion can be read at up to 4 kSPS, when multiple channels are used the maximum retrievable sample rate decreases proportionally. One nice feature about this family of devices is the common register settings and common footprint – the programming and settings are compatible across all the devices in this family. In addition, the LDC1312 and LDC1612 share a 12-pin WSON package, and the LDC1314 and LDC1614 share a 16-pin WQFN package.