74ACT11074
- Inputs Are TTL-Voltage Compatible
- Center-Pin VCC and GND Configurations to Minimize High-Speed Switching Noise
- EPICTM (Enhanced-Performance Implanted CMOS) 1-
m Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic Small-Outline (D) and Shrink Small-Outline (DB) Packages, and Standard Plastic 300-mil DIPs (N)
EPIC is a trademark of Texas Instruments Incorporated.
This device contains two independent positive-edge-triggered
D-type flip-flops. A low level at the preset () or clear (
) input sets or resets the outputs
regardless of the levels of the other inputs. When
and
are inactive (high), data at the
data (D) input meeting the setup-time requirements are transferred to
the outputs on the low-to-high transition of the clock (CLK) pulse.
Clock triggering occurs at a voltage level and is not directly
related to the rise time of the clock pulse. Following the hold time
interval, data at the D input may be changed without affecting the
levels at the outputs.
The 74ACT11074 is characterized for operation from -40°C to 85°C.
技術文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 1 訂購與品質
內含資訊:
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
內含資訊:
- 晶圓廠位置
- 組裝地點