CDCVF2509
- Designed to meet and exceed PC133 SDRAM registered DIMM specification Rev. 1.1
- Spread Spectrum Clock-compatible
- Operating frequency: 50MHz to 175MHz
- Static phase error distribution at 66MHz to 166MHz is ±125ps
- Jitter (cyc - cyc) at 66MHz to 166MHz is typical = 70ps
- Advanced deep submicron process results in more than 40% lower power consumption versus current generation PC133 devices
- Available in plastic 24-pin TSSOP
- Phase-lock loop clock distribution for synchronous DRAM applications
- Distributes one clock input to one bank of five and one bank of four outputs
- Separate output enable for each output bank
- External feedback (FBIN) terminal is used to synchronize the outputs to the clock input
- 25-Ω On-chip series damping resistors
- No external RC network required
- Operates at 3.3V
The CDCVF2509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. The device uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. The device is specifically designed for use with synchronous DRAMs. The CDCVF2509 operates at a 3.3V VCCand provides integrated series-damping resistors designed for driving point-to-point loads.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately through the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK. When the G inputs are low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the CDCVF2509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.
The device is based on PLL circuitry, therefore the CDCVF2509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed by strapping AVCC to ground.
The CDCVF2509A is characterized for operation from 0°C to 85°C.
For application information, see the High Speed Distribution Design Techniques for CDC509/516/2509/2510/2516 and Using CDC2509A/2510A PLL with Spread Spectrum Clocking (SSC) application notes.
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | CDCVF2509 3.3V Phase-Lock Loop Clock Driver datasheet (Rev. E) | PDF | HTML | 2024年 2月 7日 |
Application note | Generating Early Clock using TI's CDCVF2509/CDCVF2510 PLLs | 2004年 7月 23日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
TSSOP (PW) | 24 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點