Produktdetails

DSP type 1 C64x+ DSP (max) (MHz) 900 CPU 32-/64-bit Ethernet MAC 10/100/1000 Rating Catalog Operating temperature range (°C) 0 to 90
DSP type 1 C64x+ DSP (max) (MHz) 900 CPU 32-/64-bit Ethernet MAC 10/100/1000 Rating Catalog Operating temperature range (°C) 0 to 90
FCBGA (CUT) 529 361 mm² 19 x 19
  • High-Performance Digital Media Processor
    • 720-MHz, 900-MHz C64x+™ Clock Rates
    • 1.39 ns (-720), 1.11 ns (-900) Instruction Cycle Time
    • 5760, 7200 MIPS
    • Eight 32-Bit C64x+ Instructions/Cycle
    • Fully Software-Compatible With C64x/Debug
    • Commercial Temperature Ranges (-720, -900 only)
    • Industrial Temperature Ranges (-720, -900 only)
  • VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+™ DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-bit, Dual 16-bit, or Quad 8-bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-bit Multiplies (32-bit Results) per Clock Cycle or Eight 8 x 8-bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+™ Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-bit Data)
    • 8-bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-bit (32K-byte) L1P Program RAM/Cache [Direct Mapped]
    • 256K-bit (32K-byte) L1D Data RAM/Cache
      [2-Way Set-Associative]
    • 1408KB L2 Unified Mapped RAM/Cache [Flexible Allocation]
  • Supports Little Endian Mode Only
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 512M-Byte Address Space (1.8-V I/O)
    • Asynchronous 16-Bit Wide EMIF (EMIFA)
      • Up to 128M-Byte Total Address Reach
      • 64M-Byte Address Reach per CE Space
    • Glueless Interface to Asynchronous Memories (SRAM, Flash, and EEPROM)
    • Synchronous Memories (SBSRAM and ZBT SRAM)
    • Supports Interface to Standard Sync Devices and Custom Logic (FPGA, CPLD, ASICs, etc.)
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • 3-Port Gigabit Ethernet Switch Subsystem
  • Four 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One UART (With RTS and CTS Flow Control)
  • One 4-wire Serial Port Interface (SPI) With Two Chip-Selects
  • Master/Slave Inter-Integrated Circuit (I2C Bus™)
  • Two Telecom Serial Interface Ports (TSIP0/1)
  • Multichannel Audio Serial Port (McASP)
    • Ten Serializers and SPDIF (DIT) Mode
  • 16/32-Bit Host-Port Interface (HPI)
  • Advanced Event Triggering (AET) Compatible
  • 32-Bit 33-/66-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface Conforms to PCI Specification 2.3
  • VLYNQ™ Interface (FPGA Interface)
  • On-Chip ROM Bootloader
  • Individual Power-Saving Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG™) Boundary-Scan-Compatible
  • 32 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • Package:
    • 529-pin nFBGA (ZUT suffix)
    • 19x19 mm 0.8 mm pitch BGA
    • 0.09-µm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal (-720,-900)
  • High-Performance Digital Media Processor
    • 720-MHz, 900-MHz C64x+™ Clock Rates
    • 1.39 ns (-720), 1.11 ns (-900) Instruction Cycle Time
    • 5760, 7200 MIPS
    • Eight 32-Bit C64x+ Instructions/Cycle
    • Fully Software-Compatible With C64x/Debug
    • Commercial Temperature Ranges (-720, -900 only)
    • Industrial Temperature Ranges (-720, -900 only)
  • VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+™ DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-bit, Dual 16-bit, or Quad 8-bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-bit Multiplies (32-bit Results) per Clock Cycle or Eight 8 x 8-bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+™ Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-bit Data)
    • 8-bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-bit (32K-byte) L1P Program RAM/Cache [Direct Mapped]
    • 256K-bit (32K-byte) L1D Data RAM/Cache
      [2-Way Set-Associative]
    • 1408KB L2 Unified Mapped RAM/Cache [Flexible Allocation]
  • Supports Little Endian Mode Only
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 512M-Byte Address Space (1.8-V I/O)
    • Asynchronous 16-Bit Wide EMIF (EMIFA)
      • Up to 128M-Byte Total Address Reach
      • 64M-Byte Address Reach per CE Space
    • Glueless Interface to Asynchronous Memories (SRAM, Flash, and EEPROM)
    • Synchronous Memories (SBSRAM and ZBT SRAM)
    • Supports Interface to Standard Sync Devices and Custom Logic (FPGA, CPLD, ASICs, etc.)
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • 3-Port Gigabit Ethernet Switch Subsystem
  • Four 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One UART (With RTS and CTS Flow Control)
  • One 4-wire Serial Port Interface (SPI) With Two Chip-Selects
  • Master/Slave Inter-Integrated Circuit (I2C Bus™)
  • Two Telecom Serial Interface Ports (TSIP0/1)
  • Multichannel Audio Serial Port (McASP)
    • Ten Serializers and SPDIF (DIT) Mode
  • 16/32-Bit Host-Port Interface (HPI)
  • Advanced Event Triggering (AET) Compatible
  • 32-Bit 33-/66-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface Conforms to PCI Specification 2.3
  • VLYNQ™ Interface (FPGA Interface)
  • On-Chip ROM Bootloader
  • Individual Power-Saving Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG™) Boundary-Scan-Compatible
  • 32 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • Package:
    • 529-pin nFBGA (ZUT suffix)
    • 19x19 mm 0.8 mm pitch BGA
    • 0.09-µm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal (-720,-900)

The TMS320C64x+™ DSPs (including the TMS320C6452 device is the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The C6452 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 7200 million instructions per second (MIPS) at a clock rate of 900MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for up to 3600 million MACs per second (MMACS), or eight 8-bit MACs per cycle for up tp 8800 MMACS. For more details on the C64x+ DSP, see the (literature number SPRU732).

The devices also have application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 256K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 1408KB memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The device has a 1000 Mbps Ethernet Switch Subsystem with a management data input/output (MDIO) module and two SGMII ports; a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) bus interface; a multichannel audio serial port (McASP) with ten serializers; two telecom serial interface ports (TSIP); four 64-bit general-purpose timers each configurable as two independent 32-bit timers; a user-configurable 16-bit or 32-bit host-port interface (HPI); 32 pins for general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; one UART; and two glueless external memory interfaces: a synchronous and asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher DDR2 SDRAM interface.

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow the device to easily control peripheral modules and/or communicate with host processors.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The devices have a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

The TMS320C64x+™ DSPs (including the TMS320C6452 device is the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The C6452 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 7200 million instructions per second (MIPS) at a clock rate of 900MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for up to 3600 million MACs per second (MMACS), or eight 8-bit MACs per cycle for up tp 8800 MMACS. For more details on the C64x+ DSP, see the (literature number SPRU732).

The devices also have application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 256K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 1408KB memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The device has a 1000 Mbps Ethernet Switch Subsystem with a management data input/output (MDIO) module and two SGMII ports; a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) bus interface; a multichannel audio serial port (McASP) with ten serializers; two telecom serial interface ports (TSIP); four 64-bit general-purpose timers each configurable as two independent 32-bit timers; a user-configurable 16-bit or 32-bit host-port interface (HPI); 32 pins for general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; one UART; and two glueless external memory interfaces: a synchronous and asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher DDR2 SDRAM interface.

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow the device to easily control peripheral modules and/or communicate with host processors.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The devices have a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

Herunterladen Video mit Transkript ansehen Video

Technische Dokumentation

star =Von TI ausgewählte Top-Empfehlungen für dieses Produkt
Keine Ergebnisse gefunden. Bitte geben Sie einen anderen Begriff ein und versuchen Sie es erneut.
Alle anzeigen 24
Typ Titel Datum
* Data sheet TMS320C6452 Digital Signal Processors datasheet (Rev. F) 10 Apr 2012
* Errata TMS320C6452 Digital Signal Processor Silicon Errata (Rev. D) 01 Nov 2011
Application note How to Migrate CCS 3.x Projects to the Latest CCS (Rev. A) PDF | HTML 19 Mai 2021
User guide SYS/BIOS (TI-RTOS Kernel) User's Guide (Rev. V) 01 Jun 2020
Application note Using DSPLIB FFT Implementation for Real Input and Without Data Scaling PDF | HTML 11 Jun 2019
Application note Error Detection and Correction Mechanism of TMS320C64x+/C674x (Rev. A) 19 Jul 2013
Application note TMS320C6452 Power Consumption Summary (Rev. C) 06 Jan 2010
User guide TMS320C6452 DSP 3 Port Switch Ethernet Subsystem User's Guide (Rev. B) 14 Jul 2009
User guide TMS320C6452 DSP Subsystem User's Guide (Rev. B) 26 Jun 2009
Application note Using the TMS320C6452 Bootloader (Rev. A) 01 Jun 2009
User guide TMS320C6452 64-Bit Timer User's Guide (Rev. A) 10 Mär 2009
User guide TMS320C6452 DSP External Memory Interface User's Guide 01 Dez 2008
Application note Migrating from EDMA v2.0 to EDMA v3.0 TMS320C64X DSP (Rev. A) 21 Aug 2008
User guide TMS320C6452/6451 Telecom Serial Interface Port (TSIP) User's Guide (Rev. A) 30 Jun 2008
User guide TMS320C6452/6451 Host Port Interface (HPI) User's Guide (Rev. A) 30 Mai 2008
Application note Implementing DDR2 PCB Layout on the TMS320C6452 DMSoC (Rev. A) 25 Mär 2008
User guide TMS320C6452 General Purpose Input/Output (GPIO) User's Guide 02 Okt 2007
User guide TMS320C6452 Inter-Integrated Circuit (I2C) Module User's Guide 02 Okt 2007
User guide TMS320C6452 Multichannel Audio Serial Port (McASP) User's Guide 02 Okt 2007
User guide TMS320C6452 Peripheral Component Interconnect (PCI) User's Guide 02 Okt 2007
User guide TMS320C6452 Serial Port Interface (SPI) User's Guide 02 Okt 2007
User guide TMS320C6452 Universal Asynchronous Receiver/Transmitter (UART) User's Guide 02 Okt 2007
User guide TMS320C6452 VLYNQ Port User's Guide 02 Okt 2007
User guide TMS320C6452 DDR2 Memory Controller User's Guide 01 Okt 2007

Design und Entwicklung

Weitere Bedingungen oder erforderliche Ressourcen enthält gegebenenfalls die Detailseite, die Sie durch Klicken auf einen der unten stehenden Titel erreichen.

Debug-Tastkopf

TMDSEMU200-U — XDS200-USB-Debug-Tastkopf

Die XDS200 ist eine Debug-Sonde (Emulator) zum Debuggen von Embedded-Bausteinen von TI. Die XDS200 bietet ein ausgewogenes Preis-Leistungsverhältnis im Vergleich zum preiswerten XDS110 und dem leistungsstarken XDS560v2 und unterstützt zahlreiche Standards (IEEE1149,1, IEEE1149,7, SWD) in einem (...)

Debug-Tastkopf

TMDSEMU560V2STM-U — XDS560v2 System-Trace-USB-Debug-Tastkopf

Der XDS560v2 ist die leistungsstärkste Debug-Sonde aus der XDS560™ Familie von Debug-Sonden und unterstützt sowohl den traditionellen JTAG-Standard (IEEE1149.1) als auch cJTAG (IEEE1149.7).  Bitte beachten: Diese Lösung unterstützt kein Serial Wire Debug (SWD).

Alle XDS-Debug-Tastköpfe unterstützen (...)

Debug-Tastkopf

TMDSEMU560V2STM-UE — XDS560v2 System-Trace-USB-und Ethernet-Debug-Tastkopf

The XDS560v2 is the highest performance of the XDS family of debug probes and supports both the traditional JTAG standard (IEEE1149.1) and cJTAG (IEEE1149.7). Note that it does not support serial wire debug (SWD).

All XDS debug probes support Core and System Trace in all ARM and DSP processors that (...)

Treiber oder Bibliothek

C64X-DSPLIB Download TMS320C64x DSP Library

TMS320C6000 Digital Signal Processor Library (DSPLIB) is a platform-optimized DSP function library for C programmers. It includes C-callable, general-purpose signal-processing routines that are typically used in computationally intensive real-time applications. With these routines, higher (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
ARM-basierte Prozessoren
OMAPL137-HT C674x Fließkomma-DSP mit geringem Stromverbrauch und Arm-Prozessor für hohe Temperaturen – bis zu 45 OMAPL138B-EP Optimiertes Produkt energieeffizienter C674x-Fließkomma-DSP + ARM9-Prozessor – 345 MHz TMS320DM8127 DaVinci Digitaler Medienprozessor
Digitale Signalprozessoren (DSPs)
SM320C6201-EP Optimierter Festkomma-DSP C6201 SM320C6415-EP Optimierter Festkomma-DSP C6415 SM320C6424-EP Verbessertes Produkt, C6424 Festkomma-DSP SM320C6455-EP Verbessertes Produkt, C6455 Festkomma-DSP SM320C6472-HIREL Hochzuverlässiger 6 Core C6472 Festkomma-DSP SM320C6678-HIREL Hochzuverlässiges Produkt mit hoher Leistung, 8-Kern-C6678 Fest- und Gleitkomma-DSP SM320C6701 Single-Core-C67x-Fließkomma-DSP für militärische Anwendungen – bis zu 167 MHz SM320C6701-EP Verbessertes Produkt – C6701 Fließkomma-DSP SM320C6711D-EP Verbessertes Produkt – C6711D Fließkomma-DSP SM320C6712D-EP Verbessertes Produkt– C6712D-DSP SM320C6713B-EP Verbessertes Produkt – C6713-Fließkomma-DSP SM320C6727B Militärtauglicher C6727B-Gleitkomma-DSP SM320C6727B-EP Verbessertes Produkt – C6727-Fließkomma-DSP SMJ320C6201B Digitaler Festkomma-Signalprozessor, Militäranwendungen SMJ320C6203 C62x Festkomma-DSP in militärischer Qualität – Keramikgehäuse SMJ320C6701 C67x-Fließkomma-DSP in Militärqualität – Keramikgehäuse SMJ320C6701-SP Weltraumtauglicher C6701-Fließkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse SMV320C6727B-SP Raumfahrttauglicher C6727B Gleitkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse TMS320C6202B C62x Festkomma-DSP – bis zu 300 MHz, 384 KB TMS320C6203B C62x Festkomma-DSP – bis zu 300 MHz, 896 KB TMS320C6204 Digitaler Festkomma-Signalprozessor TMS320C6205 Digitaler Festkomma-Signalprozessor TMS320C6211B C62x Festkomma-DSP – bis zu 167MHz TMS320C6421Q C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2 TMS320C6424Q C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8-Bit EMIFA, 32/16 Bit DDR2 TMS320C6452 C64x+ Festkomma-DSP – bis zu 900 MHz, 1 Gbps-Ethernet TMS320C6454 C64x+ Festkomma-DSP – bis zu 1 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, 1 Gbps-Ethernet TMS320C6455 C64x+ Festkomma-DSP – bis zu 1,2 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, Ethernet 1Gbit/s TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320C6701 C67x Fließkomma-DSP – bis zu 167MHz, McBSP TMS320C6711D C67x-Fließkomma-DSP – bis zu 250 MHz, McBSP, 32-Bit-EMIFA TMS320C6712D C67x-Fließkomma-DSP – bis zu 150 MHz, McBSP, 16-Bit-EMIFA TMS320C6720 C67x Fließkomma-DSP – 200 MHz, McASP, 16-Bit-EMIFA TMS320C6722B C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 16-Bit-EMIFA TMS320C6726B C67x Fließkomma-DSP – bis zu 266 MHz, McASP, 16-Bit-EMIFA TMS320C6727 C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 32-Bit-EMIFA TMS320C6727B C67x Fließkomma-DSP – bis zu 350 MHz, McASP, 32-Bit-EMIFA TMS320C6743 Energieeffizienter C674x-Fließkomma-DSP – 375 MHz TMS320C6745 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456MHz, QFP TMS320C6747 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456 MHz, PBGA
Treiber oder Bibliothek

C67X-DSPLIB Download TMS320C67x DSP Library

TMS320C6000 Digital Signal Processor Library (DSPLIB) is a platform-optimized DSP function library for C programmers. It includes C-callable, general-purpose signal-processing routines that are typically used in computationally intensive real-time applications. With these routines, higher (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
ARM-basierte Prozessoren
OMAPL137-HT C674x Fließkomma-DSP mit geringem Stromverbrauch und Arm-Prozessor für hohe Temperaturen – bis zu 45 OMAPL138B-EP Optimiertes Produkt energieeffizienter C674x-Fließkomma-DSP + ARM9-Prozessor – 345 MHz TMS320DM8127 DaVinci Digitaler Medienprozessor
Digitale Signalprozessoren (DSPs)
SM320C6201-EP Optimierter Festkomma-DSP C6201 SM320C6415-EP Optimierter Festkomma-DSP C6415 SM320C6424-EP Verbessertes Produkt, C6424 Festkomma-DSP SM320C6455-EP Verbessertes Produkt, C6455 Festkomma-DSP SM320C6472-HIREL Hochzuverlässiger 6 Core C6472 Festkomma-DSP SM320C6678-HIREL Hochzuverlässiges Produkt mit hoher Leistung, 8-Kern-C6678 Fest- und Gleitkomma-DSP SM320C6701 Single-Core-C67x-Fließkomma-DSP für militärische Anwendungen – bis zu 167 MHz SM320C6701-EP Verbessertes Produkt – C6701 Fließkomma-DSP SM320C6711D-EP Verbessertes Produkt – C6711D Fließkomma-DSP SM320C6712D-EP Verbessertes Produkt– C6712D-DSP SM320C6713B-EP Verbessertes Produkt – C6713-Fließkomma-DSP SM320C6727B Militärtauglicher C6727B-Gleitkomma-DSP SM320C6727B-EP Verbessertes Produkt – C6727-Fließkomma-DSP SMJ320C6201B Digitaler Festkomma-Signalprozessor, Militäranwendungen SMJ320C6203 C62x Festkomma-DSP in militärischer Qualität – Keramikgehäuse SMJ320C6701 C67x-Fließkomma-DSP in Militärqualität – Keramikgehäuse SMJ320C6701-SP Weltraumtauglicher C6701-Fließkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse SMV320C6727B-SP Raumfahrttauglicher C6727B Gleitkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse TMS320C6202B C62x Festkomma-DSP – bis zu 300 MHz, 384 KB TMS320C6203B C62x Festkomma-DSP – bis zu 300 MHz, 896 KB TMS320C6204 Digitaler Festkomma-Signalprozessor TMS320C6205 Digitaler Festkomma-Signalprozessor TMS320C6211B C62x Festkomma-DSP – bis zu 167MHz TMS320C6421Q C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2 TMS320C6424Q C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8-Bit EMIFA, 32/16 Bit DDR2 TMS320C6452 C64x+ Festkomma-DSP – bis zu 900 MHz, 1 Gbps-Ethernet TMS320C6454 C64x+ Festkomma-DSP – bis zu 1 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, 1 Gbps-Ethernet TMS320C6455 C64x+ Festkomma-DSP – bis zu 1,2 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, Ethernet 1Gbit/s TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320C6701 C67x Fließkomma-DSP – bis zu 167MHz, McBSP TMS320C6711D C67x-Fließkomma-DSP – bis zu 250 MHz, McBSP, 32-Bit-EMIFA TMS320C6712D C67x-Fließkomma-DSP – bis zu 150 MHz, McBSP, 16-Bit-EMIFA TMS320C6720 C67x Fließkomma-DSP – 200 MHz, McASP, 16-Bit-EMIFA TMS320C6722B C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 16-Bit-EMIFA TMS320C6726B C67x Fließkomma-DSP – bis zu 266 MHz, McASP, 16-Bit-EMIFA TMS320C6727 C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 32-Bit-EMIFA TMS320C6727B C67x Fließkomma-DSP – bis zu 350 MHz, McASP, 32-Bit-EMIFA TMS320C6743 Energieeffizienter C674x-Fließkomma-DSP – 375 MHz TMS320C6745 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456MHz, QFP TMS320C6747 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456 MHz, PBGA
Treiber oder Bibliothek

SPRC122 C62x/C64x Fast Run-Time Support Library

The C62x/64x FastRTS Library is an optimized, floating-point function library for C programmers using either TMS320C62x or TMS320C64x devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed is critical. By replacing the current (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
SM320C6201-EP Optimierter Festkomma-DSP C6201 SM320C6455-EP Verbessertes Produkt, C6455 Festkomma-DSP SMJ320C6201B Digitaler Festkomma-Signalprozessor, Militäranwendungen SMJ320C6203 C62x Festkomma-DSP in militärischer Qualität – Keramikgehäuse TMS320C6202B C62x Festkomma-DSP – bis zu 300 MHz, 384 KB TMS320C6203B C62x Festkomma-DSP – bis zu 300 MHz, 896 KB TMS320C6204 Digitaler Festkomma-Signalprozessor TMS320C6205 Digitaler Festkomma-Signalprozessor TMS320C6211B C62x Festkomma-DSP – bis zu 167MHz TMS320C6412 C64x Festkomma-DSP – bis zu 720 MHz, McBSP, McASP, I2cC, Ethernet TMS320C6414 C64x Festkomma-DSP – bis zu 720MHz, McBSP TMS320C6414T C64x Festkomma-DSP – bis zu 1GHz, McBSP TMS320C6415 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI TMS320C6415T C64x Festkomma-DSP – bis zu 850MHz, McBSP, PCI TMS320C6416 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI, VCP/TCP TMS320C6416T C64x Festkomma-DSP – bis zu 850MHz, McBSP, PCI, VCP/TCP TMS320C6421 C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2, SDRAM TMS320C6421Q C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2 TMS320C6424 C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8 Bit EMIFA, 32/16 Bit DDR2, SDRAM TMS320C6424Q C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8-Bit EMIFA, 32/16 Bit DDR2 TMS320C6452 C64x+ Festkomma-DSP – bis zu 900 MHz, 1 Gbps-Ethernet TMS320C6454 C64x+ Festkomma-DSP – bis zu 1 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, 1 Gbps-Ethernet TMS320C6455 C64x+ Festkomma-DSP – bis zu 1,2 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, Ethernet 1Gbit/s TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320C6474 Digitaler Signalprozessor mit mehreren Kernen TMS320DM640 Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM641 Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM642 Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM642Q Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM6431 Digitaler Medienprozessor TMS320DM6431Q Digitaler Medienprozessor, bis zu 2400 MIPS, 300-MHz-Taktrate TMS320DM6433 Digitaler Medienprozessor TMS320DM6435 Digitaler Medienprozessor TMS320DM6435Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 1 McBSP TMS320DM6437 Digitaler Medienprozessor TMS320DM6437Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 2 McBSP TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6443 DaVinci Digital-Media-System-on-Chip TMS320DM6446 DaVinci Digital-Media-System-on-Chip
Treiber oder Bibliothek

TELECOMLIB — Telekommunikations- und Medienbibliotheken – FAXLIB, VoLIB und AEC/AER für TMS320C64x+ und TMS320C55

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)
IDE, Konfiguration, Compiler oder Debugger

CCSTUDIO Code Composer Studio integrated development environment (IDE)

Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It is comprised of a rich suite of tools used to build, debug, analyze and optimize embedded applications. Code Composer Studio is available across Windows®, Linux® and macOS® platforms.

(...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Diese Designressource unterstützt die meisten Produkte in diesen Kategorien.

Informationen zum Support sind der Seite mit den Produktdetails zu entnehmen.

Start Download-Optionen
Software-Codec

C64XPLUSCODECS — CODECS – Video und Sprache – C64x+-basierte Geräte (OMAP35x, C645x, C647x, DM646, DM644x, DM643x)

Die TI-Codecs sind kostenlos, werden mit Produktionslizenzen geliefert und stehen ab sofort zum Download bereit. Alle Codecs wurden eingehend geprüft und lassen sich problemlos in Video- und Sprachanwendungen integrieren. Klicken Sie auf die Schaltfläche „GET SOFTWARE“ (oben), um auf die neuesten, (...)
Simulationsmodell

C6452 ZUT BSDL Model (Rev. A)

SPRM348A.ZIP (9 KB) - BSDL Model
Simulationsmodell

C6452 ZUT BSDL version 1.1 Model

SPRM362.ZIP (10 KB) - BSDL Model
Simulationsmodell

C6452 ZUT IBIS Model (Rev. A)

SPRM349A.ZIP (676 KB) - IBIS Model
Gehäuse Pins CAD-Symbole, Footprints und 3D-Modelle
FCBGA (CUT) 529 Ultra Librarian

Bestellen & Qualität

Beinhaltete Information:
  • RoHS
  • REACH
  • Bausteinkennzeichnung
  • Blei-Finish/Ball-Material
  • MSL-Rating / Spitzenrückfluss
  • MTBF-/FIT-Schätzungen
  • Materialinhalt
  • Qualifikationszusammenfassung
  • Kontinuierliches Zuverlässigkeitsmonitoring
Beinhaltete Information:
  • Werksstandort
  • Montagestandort

Support und Schulungen

TI E2E™-Foren mit technischem Support von TI-Ingenieuren

Inhalte werden ohne Gewähr von TI und der Community bereitgestellt. Sie stellen keine Spezifikationen von TI dar. Siehe Nutzungsbedingungen.

Bei Fragen zu den Themen Qualität, Gehäuse oder Bestellung von TI-Produkten siehe TI-Support. ​​​​​​​​​​​​​​

Videos