Produktdetails

DSP type 1 C64x DSP (max) (MHz) 405, 513 CPU 32-/64-bit Operating system DSP/BIOS, Integrity, Linux, Neutrino, PrOS, Windows Embedded CE Ethernet MAC 10/100 Rating Catalog Operating temperature range (°C) to
DSP type 1 C64x DSP (max) (MHz) 405, 513 CPU 32-/64-bit Operating system DSP/BIOS, Integrity, Linux, Neutrino, PrOS, Windows Embedded CE Ethernet MAC 10/100 Rating Catalog Operating temperature range (°C) to
NFBGA (ZWT) 361 256 mm² 16 x 16
  • Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci™ technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!
  • High-Performance Digital Media SoC
    • C64x+™ DSP Clock Rate
      • 405-MHz (Max) at 1.05 V or 513-MHz (Max) at 1.2 V
    • ARM926EJ-S™ Clock Rate
      • 202.5-MHz (Max) at 1.05 V or 256-MHz (Max) at 1.2 V
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 4752 C64x+ MIPS
    • Fully Software-Compatible With C64x &153; ARM9™
  • Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+™ DSP Core
    • Eight Highly Independent Functional Units
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+™ Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • Compact 16-Bit Instructions
    • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 32K-Byte L1P Program RAM/Cache (Direct Mapped)
    • 80K-Byte L1D Data RAM/Cache (2-Way Set-Associative)
    • 64K-Byte L2 Unified Mapped RAM/Cache (Flexible RAM/Cache Allocation)
  • ARM926EJ-S Core
    • Support for 32-Bit and 16-Bit (Thumb® Mode) Instruction Sets
    • DSP Instruction Extensions and Single Cycle MAC
    • ARM® Jazelle® Technology
    • Embedded ICE-RT™ Logic for Real-Time Debug
  • ARM9 Memory Architecture
    • 16K-Byte Instruction Cache
    • 8K-Byte Data Cache
    • 16K-Byte RAM
    • 8K-Byte ROM
  • Embedded Trace Buffer™ (ETB11™) With 4KB Memory for ARM9 Debug
  • Endianness: Little Endian for ARM and DSP
  • Video Imaging Co-Processor (VICP)
  • Video Processing Subsystem
    • Front End Provides:
      • CCD and CMOS Imager Interface
      • BT.601/BT.656 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
      • Preview Engine for Real-Time Image Processing
      • Glueless Interface to Common Video Decoders
      • Histogram Module
      • Auto-Exposure, Auto-White Balance, and Auto-Focus Module
      • Resize Engine
        • Resize Images From 1/4× to 4×
        • Separate Horizontal/Vertical Control
    • Back End Provides:
      • Hardware On-Screen Display (OSD)
      • Four 54-MHz DACs for a Combination of
        • Composite NTSC/PAL Video
        • Luma/Chroma Separate Video (S-video)
        • Component (YPbPr or RGB) Video (Progressive)
      • Digital Output
        • 8-/16-bit YUV or up to 24-Bit RGB
        • HD Resolution
        • Up to Two Video Windows
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8-V I/O)
    • Asynchronous16-Bit Wide EMIF (EMIFA) With 128M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-/16-Bit-Wide Data)
        • NAND (8-/16-Bit-Wide Data)
  • Flash Card Interfaces
    • Multimedia Card (MMC)/Secure Digital (SD) with Secure Data I/O (SDIO)
    • CompactFlash Controller With True IDE Mode
    • SmartMedia
    • Memory Stick® and Memory Stick Pro™
  • Enhanced Direct-Memory-Access (EDMA3) Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Three UARTs (One with RTS and CTS Flow Control)
  • One Serial Port Interface (SPI) With Two Chip-Selects
  • Master/Slave Inter-Integrated Circuit (I2C Bus™)
  • Audio Serial Port (ASP)
    • I2S
    • AC97 Audio Codec Interface
    • Standard Voice Codec Interface (AIC12)
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Media Independent Interface (MII)
  • VLYNQ™ Interface (FPGA Interface)
  • Host Port Interface (HPI) with 16-Bit Multiplexed Address/Data
  • USB Port With Integrated 2.0 PHY
    • USB 2.0 High-/Full-Speed Client
    • USB 2.0 High-/Full-/Low-Speed Host
  • Three Pulse Width Modulator (PWM) Outputs
  • Macrovision® Anticopy Protection (TMS320DM6442 only)(1)
  • On-Chip ARM ROM Bootloader (RBL) to Boot From NAND Flash or UART
  • ATA/ATAPI I/F (ATA/ATAPI-5 Specification)
  • Individual Power-Saving Modes for ARM/DSP
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • Up to 71 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • 361-Pin Pb-Free BGA Package (ZWT Suffix), 0.8-mm Ball Pitch
  • 0.09-µm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.05-V or 1.2-V internal
  • Applications:
    • Digital Media
    • Networked Media Encode/Decode
    • Video Imaging
    • Portable Media Players

(1) This device is protected by U.S. patent numbers 4,631,603; 4,819,098; 5,315,448; and 6,516,132, and other intellectual property rights. The use of Macrovision's copy protection technology in the device must be authorized by Macrovision and is intended for home and other limited pay-per-view uses only, unless otherwise authorized in writing by Macrovision. Reverse engineering or disassembly is prohibited.

All trademarks are the property of their respective owners.

  • Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci™ technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!
  • High-Performance Digital Media SoC
    • C64x+™ DSP Clock Rate
      • 405-MHz (Max) at 1.05 V or 513-MHz (Max) at 1.2 V
    • ARM926EJ-S™ Clock Rate
      • 202.5-MHz (Max) at 1.05 V or 256-MHz (Max) at 1.2 V
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 4752 C64x+ MIPS
    • Fully Software-Compatible With C64x &153; ARM9™
  • Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+™ DSP Core
    • Eight Highly Independent Functional Units
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+™ Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • Compact 16-Bit Instructions
    • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 32K-Byte L1P Program RAM/Cache (Direct Mapped)
    • 80K-Byte L1D Data RAM/Cache (2-Way Set-Associative)
    • 64K-Byte L2 Unified Mapped RAM/Cache (Flexible RAM/Cache Allocation)
  • ARM926EJ-S Core
    • Support for 32-Bit and 16-Bit (Thumb® Mode) Instruction Sets
    • DSP Instruction Extensions and Single Cycle MAC
    • ARM® Jazelle® Technology
    • Embedded ICE-RT™ Logic for Real-Time Debug
  • ARM9 Memory Architecture
    • 16K-Byte Instruction Cache
    • 8K-Byte Data Cache
    • 16K-Byte RAM
    • 8K-Byte ROM
  • Embedded Trace Buffer™ (ETB11™) With 4KB Memory for ARM9 Debug
  • Endianness: Little Endian for ARM and DSP
  • Video Imaging Co-Processor (VICP)
  • Video Processing Subsystem
    • Front End Provides:
      • CCD and CMOS Imager Interface
      • BT.601/BT.656 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
      • Preview Engine for Real-Time Image Processing
      • Glueless Interface to Common Video Decoders
      • Histogram Module
      • Auto-Exposure, Auto-White Balance, and Auto-Focus Module
      • Resize Engine
        • Resize Images From 1/4× to 4×
        • Separate Horizontal/Vertical Control
    • Back End Provides:
      • Hardware On-Screen Display (OSD)
      • Four 54-MHz DACs for a Combination of
        • Composite NTSC/PAL Video
        • Luma/Chroma Separate Video (S-video)
        • Component (YPbPr or RGB) Video (Progressive)
      • Digital Output
        • 8-/16-bit YUV or up to 24-Bit RGB
        • HD Resolution
        • Up to Two Video Windows
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8-V I/O)
    • Asynchronous16-Bit Wide EMIF (EMIFA) With 128M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-/16-Bit-Wide Data)
        • NAND (8-/16-Bit-Wide Data)
  • Flash Card Interfaces
    • Multimedia Card (MMC)/Secure Digital (SD) with Secure Data I/O (SDIO)
    • CompactFlash Controller With True IDE Mode
    • SmartMedia
    • Memory Stick® and Memory Stick Pro™
  • Enhanced Direct-Memory-Access (EDMA3) Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Three UARTs (One with RTS and CTS Flow Control)
  • One Serial Port Interface (SPI) With Two Chip-Selects
  • Master/Slave Inter-Integrated Circuit (I2C Bus™)
  • Audio Serial Port (ASP)
    • I2S
    • AC97 Audio Codec Interface
    • Standard Voice Codec Interface (AIC12)
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Media Independent Interface (MII)
  • VLYNQ™ Interface (FPGA Interface)
  • Host Port Interface (HPI) with 16-Bit Multiplexed Address/Data
  • USB Port With Integrated 2.0 PHY
    • USB 2.0 High-/Full-Speed Client
    • USB 2.0 High-/Full-/Low-Speed Host
  • Three Pulse Width Modulator (PWM) Outputs
  • Macrovision® Anticopy Protection (TMS320DM6442 only)(1)
  • On-Chip ARM ROM Bootloader (RBL) to Boot From NAND Flash or UART
  • ATA/ATAPI I/F (ATA/ATAPI-5 Specification)
  • Individual Power-Saving Modes for ARM/DSP
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • Up to 71 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
  • 361-Pin Pb-Free BGA Package (ZWT Suffix), 0.8-mm Ball Pitch
  • 0.09-µm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.05-V or 1.2-V internal
  • Applications:
    • Digital Media
    • Networked Media Encode/Decode
    • Video Imaging
    • Portable Media Players

(1) This device is protected by U.S. patent numbers 4,631,603; 4,819,098; 5,315,448; and 6,516,132, and other intellectual property rights. The use of Macrovision's copy protection technology in the device must be authorized by Macrovision and is intended for home and other limited pay-per-view uses only, unless otherwise authorized in writing by Macrovision. Reverse engineering or disassembly is prohibited.

All trademarks are the property of their respective owners.

The TMS320DM6441 (also referenced as DM6441) leverages TI's DaVinci™ technology to meet the networked media encode and decode application processing needs of next-generation embedded devices.

The DM6441 enables OEMs and ODMs to quickly bring to market devices featuring robust operating systems support, rich user interfaces, high processing performance, and long battery life through the maximum flexibility of a fully integrated mixed processor solution.

The dual-core architecture of the DM6441 provides benefits of both DSP and Reduced Instruction Set Computer (RISC) technologies, incorporating a high-performance TMS320C64x+ DSP core and an ARM926EJ-S core.

The ARM926EJ-S is a 32-bit RISC processor core that performs 32-bit or 16-bit instructions and processes 32-bit, 16-bit, or 8-bit data. The core uses pipelining so that all parts of the processor and memory system can operate continuously.

The ARM core incorporates:

  • A coprocessor 15 (CP15) and protection module
  • Data and program memory management units (MMUs) with table look-aside buffers.
  • Separate 16K-byte instruction and 8K-byte data caches. Both are four-way associative with virtual index virtual tag (VIVT).

The TMS320C64x+™ DSPs are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. It is based on an enhanced version of the second-generation high-performance, advanced very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSP cores an excellent choice for digital media applications. The C64x is a code-compatible member of the C6000™ DSP platform. The TMS320C64x+ DSP is an enhancement of the C64x+ DSP with added functionality and an expanded instruction set.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4104 million instructions per second (MIPS) at a clock rate of 513 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units&151;two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2052 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4104 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The DM6441 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The DM6441 core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 640K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 512K-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: two configurable video ports; a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; an inter-integrated circuit (I2C) bus interface; one audio serial port (ASP); two 64-bit general-purpose timers each configurable as two independent 32-bit timers; one 64-bit watchdog timer; up to 71 pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; three UARTs with hardware handshaking support on one UART; three pulse width modulator (PWM) peripherals; and two external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The DM6441 device includes a video processing subsystem (VPSS) with two configurable video/imaging peripherals: one video processing front-end (VPFE) input used for video capture, one video processing back-end (VPBE) output with imaging coprocessor (VICP) used for display.

The video processing front-end (VPFE) consists of a CCD controller (CCDC), a preview engine (previewer), histogram module, auto-exposure/white balance/focus module (H3A), and resizer. The CCDC is capable of interfacing to common video decoders, CMOS sensors, and charge coupled devices (CCDs). The previewer is a real-time image processing engine that takes raw imager data from a CMOS sensor or CCD and converts from an RGB Bayer pattern to YUV4:2:2. The histogram and H3A modules provide statistical information on the raw color data for use by the DM6441. The resizer accepts image data for separate horizontal and vertical resizing from 1/4x to 4x in increments of 256/N, where N is between 64 and 1024.

The video processing back-end (VPBE) consists of an on-screen display engine (OSD) and a video encoder (VENC). The OSD engine is capable of handling two separate video windows and two separate OSD windows. Other configurations include two video windows, one OSD window, and one attribute window allowing up to eight levels of alpha blending. The VENC provides four analog DACs that run at 54 MHz, providing a means for composite NTSC/PAL video, S-Video, and/or component video output. The VENC also provides up to 24 bits of digital output to interface to RGB888 devices. The digital output is capable of 8/16-bit BT.656 output and/or CCIR.601 with separate horizontal and vertical syncs. VFocus (part of the VPBE functionality and operationally (e.g., 16-bit multiplexed address/data) is also provided.

The Ethernet media access controller (EMAC) provides an efficient interface between the DM6441 and the network. The DM6441 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system. Once a PHY candidate has been selected by the ARM, the MDIO module transparently monitors its link state by reading the PHY status register. Link change events are stored in the MDIO module and can optionally interrupt the ARM, allowing the ARM to poll the link status of the device without continuously performing costly MDIO accesses.

The HPI, I2C, SPI, USB2.0, and VLYNQ ports allow DM6441 to easily control peripheral devices and/or communicate with host processors. The DM6441 also provides Memory Stick/Memory Stick Pro card support, MMC/SD with SDIO support, and a universal serial bus (USB).

The DM6441 also includes a video/imaging coprocessor (VICP) to offload many video and imaging processing tasks from the DSP core, making more DSP MIPS available for common video and imaging algorithms. For more information on the VICP enhanced codecs, such as H.264 and MPEG4, please contact your nearest TI sales representative.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The DM6441 has a complete set of development tools for both the ARM and DSP. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code

The TMS320DM6441 (also referenced as DM6441) leverages TI's DaVinci™ technology to meet the networked media encode and decode application processing needs of next-generation embedded devices.

The DM6441 enables OEMs and ODMs to quickly bring to market devices featuring robust operating systems support, rich user interfaces, high processing performance, and long battery life through the maximum flexibility of a fully integrated mixed processor solution.

The dual-core architecture of the DM6441 provides benefits of both DSP and Reduced Instruction Set Computer (RISC) technologies, incorporating a high-performance TMS320C64x+ DSP core and an ARM926EJ-S core.

The ARM926EJ-S is a 32-bit RISC processor core that performs 32-bit or 16-bit instructions and processes 32-bit, 16-bit, or 8-bit data. The core uses pipelining so that all parts of the processor and memory system can operate continuously.

The ARM core incorporates:

  • A coprocessor 15 (CP15) and protection module
  • Data and program memory management units (MMUs) with table look-aside buffers.
  • Separate 16K-byte instruction and 8K-byte data caches. Both are four-way associative with virtual index virtual tag (VIVT).

The TMS320C64x+™ DSPs are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. It is based on an enhanced version of the second-generation high-performance, advanced very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSP cores an excellent choice for digital media applications. The C64x is a code-compatible member of the C6000™ DSP platform. The TMS320C64x+ DSP is an enhancement of the C64x+ DSP with added functionality and an expanded instruction set.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4104 million instructions per second (MIPS) at a clock rate of 513 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units&151;two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2052 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4104 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The DM6441 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The DM6441 core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 640K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 512K-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: two configurable video ports; a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; an inter-integrated circuit (I2C) bus interface; one audio serial port (ASP); two 64-bit general-purpose timers each configurable as two independent 32-bit timers; one 64-bit watchdog timer; up to 71 pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; three UARTs with hardware handshaking support on one UART; three pulse width modulator (PWM) peripherals; and two external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The DM6441 device includes a video processing subsystem (VPSS) with two configurable video/imaging peripherals: one video processing front-end (VPFE) input used for video capture, one video processing back-end (VPBE) output with imaging coprocessor (VICP) used for display.

The video processing front-end (VPFE) consists of a CCD controller (CCDC), a preview engine (previewer), histogram module, auto-exposure/white balance/focus module (H3A), and resizer. The CCDC is capable of interfacing to common video decoders, CMOS sensors, and charge coupled devices (CCDs). The previewer is a real-time image processing engine that takes raw imager data from a CMOS sensor or CCD and converts from an RGB Bayer pattern to YUV4:2:2. The histogram and H3A modules provide statistical information on the raw color data for use by the DM6441. The resizer accepts image data for separate horizontal and vertical resizing from 1/4x to 4x in increments of 256/N, where N is between 64 and 1024.

The video processing back-end (VPBE) consists of an on-screen display engine (OSD) and a video encoder (VENC). The OSD engine is capable of handling two separate video windows and two separate OSD windows. Other configurations include two video windows, one OSD window, and one attribute window allowing up to eight levels of alpha blending. The VENC provides four analog DACs that run at 54 MHz, providing a means for composite NTSC/PAL video, S-Video, and/or component video output. The VENC also provides up to 24 bits of digital output to interface to RGB888 devices. The digital output is capable of 8/16-bit BT.656 output and/or CCIR.601 with separate horizontal and vertical syncs. VFocus (part of the VPBE functionality and operationally (e.g., 16-bit multiplexed address/data) is also provided.

The Ethernet media access controller (EMAC) provides an efficient interface between the DM6441 and the network. The DM6441 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system. Once a PHY candidate has been selected by the ARM, the MDIO module transparently monitors its link state by reading the PHY status register. Link change events are stored in the MDIO module and can optionally interrupt the ARM, allowing the ARM to poll the link status of the device without continuously performing costly MDIO accesses.

The HPI, I2C, SPI, USB2.0, and VLYNQ ports allow DM6441 to easily control peripheral devices and/or communicate with host processors. The DM6441 also provides Memory Stick/Memory Stick Pro card support, MMC/SD with SDIO support, and a universal serial bus (USB).

The DM6441 also includes a video/imaging coprocessor (VICP) to offload many video and imaging processing tasks from the DSP core, making more DSP MIPS available for common video and imaging algorithms. For more information on the VICP enhanced codecs, such as H.264 and MPEG4, please contact your nearest TI sales representative.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The DM6441 has a complete set of development tools for both the ARM and DSP. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code

Herunterladen Video mit Transkript ansehen Video
Eingeschränkte Designunterstützung von TI verfügbar

Dieses Produkt bietet eingeschränkte Designunterstützung von TI für bestehende Projekte. Wenn verfügbar, finden Sie im Produktordner relevante Begleitmaterialien, Software und Tools. Für bestehende Designs, die dieses Produkt verwenden, können Sie Support in den TI E2ETM Supportforen anfordern. Für dieses Produkt ist allerdings nur eingeschränkter Support verfügbar.

Technische Dokumentation

star =Von TI ausgewählte Top-Empfehlungen für dieses Produkt
Keine Ergebnisse gefunden. Bitte geben Sie einen anderen Begriff ein und versuchen Sie es erneut.
Alle anzeigen 74
Typ Titel Datum
* Data sheet TMS320DM6441 Digital Media System-on-Chip datasheet (Rev. E) 30 Aug 2010
* Errata TMS320DM6441 Digital Media SoC Silicon Errata (Revs 2.3, 2.1, 1.3,1.2,1.1) (Rev. J) 12 Aug 2010
Application note High-Speed Interface Layout Guidelines (Rev. J) PDF | HTML 24 Feb 2023
User guide TMS320C6000 Assembly Language Tools v 7.4 User's Guide (Rev. W) 21 Aug 2012
User guide TMS320C6000 Optimizing Compiler v 7.4 User's Guide (Rev. U) 21 Aug 2012
Application note Introduction to TMS320C6000 DSP Optimization 06 Okt 2011
User guide TMS320DM644x DMSoC 64-bit Timer User's Guide 01 Aug 2011
User guide TMS320C6000 Programmer's Guide (Rev. K) 11 Jul 2011
User guide TMS320DM644x DMSoC Inter-Integrated Circuit (I2C) Peripheral User's Guide (Rev. F) 25 Mär 2011
User guide TMS320DM644x DMSoC Video Processing Back End (VPBE) User's Guide (Rev. D) 27 Jan 2011
User guide TMS320DM644x DMSoC DDR2 Memory Controller User's Guide (Rev. E) 12 Jan 2011
User guide TMS320DM644x DMSoC EMAC/MDIO Module User's Guide (Rev. B) 23 Dez 2010
User guide TMS320DM644x DMSoC Video Processing Front End (VPFE) User's Guide (Rev. H) 25 Aug 2010
User guide TMS320DM644x DMSoC General-Purpose Input/Output (GPIO) User's Guide (Rev. A) 19 Aug 2010
Application note TMS320DM6446/3 Power Consumption Summary (Rev. B) 16 Aug 2010
User guide TMS320DM644x DMSoC Pulse-Width Modulator (PWM) User's Guide (Rev. A) 06 Aug 2010
User guide TMS320C64x+ DSP Megamodule Reference Guide (Rev. K) 03 Aug 2010
User guide TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (Rev. J) 30 Jul 2010
User guide TMS320DM644x DMSoC ARM Subsystem Reference Guide (Rev. C) 21 Jul 2010
Application note Migrating From TMS320DM644x v.2.1 ROM Bootloader to 2.3 Version 20 Jul 2010
User guide TMS320DM644x DMSoC Universal Serial Bus (USB) Controller User's Guide (Rev. G) 02 Jun 2010
User guide TMS320C6000 Assembly Language Tools v 7.0 User's Guide (Rev. S) 18 Mär 2010
User guide TMS320C6000 Optimizing Compiler v 7.0 User's Guide (Rev. Q) 18 Mär 2010
Application note USB Compliance Checklist (Rev. A) 10 Mär 2010
Application note Booting and Flashing via the DaVinci TMS320DM644x Serial Interface (Rev. A) 10 Sep 2009
Application note LSP 2.10 DaVinci Linux Drivers (Rev. A) 08 Jul 2009
Application note Common Object File Format (COFF) 15 Apr 2009
User guide TMS320DM644x DMSoC Asynchronous External Memory Interface (EMIF) User's Guide (Rev. C) 24 Feb 2009
User guide TMS320DM644x DMSoC Host Port Interface (HPI) User's Guide (Rev. B) 22 Feb 2009
User guide TMS320C64x+ DSP Cache User's Guide (Rev. B) 11 Feb 2009
Application note De-Interlacing and YUV 4:2:2 to 4:2:0 Conversion on DM6446 Using the Resizer (Rev. B) 17 Dez 2008
Application note Booting DaVinci EVM from NAND Flash (Rev. A) 15 Dez 2008
Application note 5 VIN solution using DCDC Controllers, a LDO, and a Digitally Prog. Sequencer 24 Nov 2008
More literature DaVinci Technology Overview Brochure (Rev. B) 27 Sep 2008
Application note Migrating from EDMA v2.0 to EDMA v3.0 TMS320C64X DSP (Rev. A) 21 Aug 2008
Application note Understanding the Davinci Preview Engine (Rev. A) 23 Jul 2008
Application note Understanding TI's PCB Routing Rule-Based DDR Timing Specification (Rev. A) 17 Jul 2008
Application note Understanding the Davinci Resizer (Rev. B) 17 Jul 2008
Application note Implementing the DDR2 PCB Layout on the TMS320DM644x DMSoC (Rev. G) 16 Jun 2008
Application note Building a Small Embedded Linux Kernel Example (Rev. A) 27 Mai 2008
User guide TMS320DM644x DMSoC Multimedia Card (MMC)/Secure Digital (SD) Card Controller UG (Rev. D) 27 Mai 2008
User guide TMS320C6000 Assembly Language Tools v 6.1 User's Guide (Rev. Q) 15 Mai 2008
User guide TMS320C6000 Optimizing Compiler v 6.1 User's Guide (Rev. O) 15 Mai 2008
User guide TMS320C64x+ DSP Image/Video Processing Library (v2.0) Programmer's Reference (Rev. A) 05 Mai 2008
Application note TMS320DM6441 Power Consumption Summary Application Report 08 Apr 2008
User guide TMS320DM644x DMSoC Universal Asynchronous Receiver/Transmitter (UART) UG (Rev. A) 08 Apr 2008
User guide TMS320C64x+ DSP Little-Endian Library Programmer's Reference (Rev. B) 06 Mär 2008
Application note Creating a TMS320DM6446 Audio Encode Example Using XDC Tools (Rev. A) 26 Feb 2008
User guide TMS320DM644x DMSoC Enhanced Direct Memory Access (EDMA) Controller User's Guide (Rev. D) 25 Feb 2008
User guide TMS320DM644x DMSoC VLYNQ Port User's Guide (Rev. A) 20 Sep 2007
User guide TMS320DM644x DMSoC Audio Serial Port (ASP) User's Guide (Rev. B) 17 Sep 2007
Application note Decode Demo for the DaVinci DVEVM/DVSDK 1.2 (Rev. A) 27 Jun 2007
Application note Encode Demo for the DaVinci DVEVM/DVSDK 1.2 (Rev. A) 27 Jun 2007
Application note EncodeDecode Demo for the DaVinci DVEVM/DVSDK 1.2 (Rev. A) 27 Jun 2007
User guide TMS320DM644x DMSoC Peripherals Overview Reference Guide (Rev. C) 18 Apr 2007
EVM User's guide TMS320DM644x DVEVM Windows CE v5.0 BSP Codec Engine User’s Guide 23 Mär 2007
EVM User's guide TMS320DM644x DVEVM Windows CE v5.0 Codec Engine Binary User's Guide 23 Mär 2007
Product overview DaVinci Technology - Digital Video Innovation Product Bulletin (Rev. D) 13 Feb 2007
More literature Overview of DaVinci™ TMS320DM644x Digital Media Portfolio (Rev. B) 13 Feb 2007
User guide TMS320DM644x DMSoC Serial Peripheral Interface (SPI) User's Guide (Rev. A) 07 Feb 2007
Application note DaVinci Technology Background and Specifications (Rev. A) 04 Jan 2007
Product overview DaVinci-Based Third Party Reference Design Simplifies Media Player Development 27 Dez 2006
Application note Basic Application Loading over the Serial Interface for the DaVinci TMS320DM644x 21 Dez 2006
Product overview Portable Media Player Based on DaVinci Technology 14 Nov 2006
Product overview Universal IP Player Solution from ATEME 02 Nov 2006
Product overview TMS320DM6441 Product Bulletin 27 Okt 2006
Product overview DaVinci Benchmarks Product Bulletin (Rev. A) 12 Sep 2006
Application note Fast Development with DaVinci On Screen Display (OSD) 06 Jul 2006
User guide TMS320C64x+ DSP Big-Endian Library Programmer's Reference 10 Mär 2006
User guide TMS320C64x+ Image/Video Processing Library Programmer's Reference 10 Mär 2006
Application note Migrating from EDMA v2.0 to EDMA v3.0 for TMS320DM644X DMSoC 03 Dez 2005
User guide TMS320DM644x DMSoC ATA Controller User's Guide 03 Dez 2005
User guide TMS320DM644x DMSoC DSP Subsystem Reference Guide 03 Dez 2005
Application note Migrating from TMS320C64x to TMS320C64x+ (Rev. A) 20 Okt 2005

Design und Entwicklung

Weitere Bedingungen oder erforderliche Ressourcen enthält gegebenenfalls die Detailseite, die Sie durch Klicken auf einen der unten stehenden Titel erreichen.

Debug-Tastkopf

TMDSEMU200-U — XDS200-USB-Debug-Tastkopf

Die XDS200 ist eine Debug-Sonde (Emulator) zum Debuggen von Embedded-Bausteinen von TI. Die XDS200 bietet ein ausgewogenes Preis-Leistungsverhältnis im Vergleich zum preiswerten XDS110 und dem leistungsstarken XDS560v2 und unterstützt zahlreiche Standards (IEEE1149,1, IEEE1149,7, SWD) in einem (...)

Debug-Tastkopf

TMDSEMU560V2STM-U — XDS560v2 System-Trace-USB-Debug-Tastkopf

Der XDS560v2 ist die leistungsstärkste Debug-Sonde aus der XDS560™ Familie von Debug-Sonden und unterstützt sowohl den traditionellen JTAG-Standard (IEEE1149.1) als auch cJTAG (IEEE1149.7).  Bitte beachten: Diese Lösung unterstützt kein Serial Wire Debug (SWD).

Alle XDS-Debug-Tastköpfe unterstützen (...)

Debug-Tastkopf

TMDSEMU560V2STM-UE — XDS560v2 System-Trace-USB-und Ethernet-Debug-Tastkopf

The XDS560v2 is the highest performance of the XDS family of debug probes and supports both the traditional JTAG standard (IEEE1149.1) and cJTAG (IEEE1149.7). Note that it does not support serial wire debug (SWD).

All XDS debug probes support Core and System Trace in all ARM and DSP processors that (...)

Software-Entwicklungskit (SDK)

LINUXDVSDK-DV200 Linux DVSDK (v2.00) for DM644x and DM646x - PRODUCTION

Effective Oct 2010 - Linux DVSDK v4 has been released. For DaVinci™ devices not listed above, search TI.com for your device part number; This product page will have a link to your current DVSDK.

The Linux™ Digital Video Software Development Kits (DVSDKs) enable DaVinci system integrators to (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6467T System-on-Chip für digitale Medien
Download-Optionen
Software-Entwicklungskit (SDK)

LINUXDVSDK-DV310 Linux DVSDK (v3.10) for DM6467T and DM355 - PRODUCTION

Effective Oct 2010 - Linux DVSDK v4 has been released. For DaVinci™ devices not listed above, search TI.com for your device part number; This product page will have a link to your current DVSDK.

The Linux™ Digital Video Software Development Kits (DVSDKs) enable DaVinci system integrators to (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6467T System-on-Chip für digitale Medien
Download-Optionen
Anwendungssoftware und Frameworks

TMDMFP — Multimedia-Framework-Produkte (MFP) – Codec-Engine, Framework-Komponenten und XDAIS

Multimedia Framework Products (MFP)

A major advantage of programmable signal processors over fixed-function devices is their ability to accelerate multiple multimedia functions and provide flexible environments to enable user customization. However, sharing scarce embedded hardware resources between (...)

Benutzerhandbuch: PDF
Treiber oder Bibliothek

AEC-AER Acoustic echo cancellation/removal for TI C64x+, C674x, C55x and Cortex®-A8 processors

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
ARM-basierte Prozessoren
66AK2G12 Hochleistungs-Multicore-DSP+Arm – 1x Arm A15-Kerne, 1x C66x-DSP-Kerne
Digitale Signalprozessoren (DSPs)
DM505 SoC für Vision Analytics 15mm-Gehäuse SM320C6201-EP Optimierter Festkomma-DSP C6201 SM320C6415-EP Optimierter Festkomma-DSP C6415 SM320C6424-EP Verbessertes Produkt, C6424 Festkomma-DSP SM320C6455-EP Verbessertes Produkt, C6455 Festkomma-DSP SM320C6472-HIREL Hochzuverlässiger 6 Core C6472 Festkomma-DSP SM320C6678-HIREL Hochzuverlässiges Produkt mit hoher Leistung, 8-Kern-C6678 Fest- und Gleitkomma-DSP SM320C6701 Single-Core-C67x-Fließkomma-DSP für militärische Anwendungen – bis zu 167 MHz SM320C6701-EP Verbessertes Produkt – C6701 Fließkomma-DSP SM320C6711D-EP Verbessertes Produkt – C6711D Fließkomma-DSP SM320C6712D-EP Verbessertes Produkt– C6712D-DSP SM320C6713B-EP Verbessertes Produkt – C6713-Fließkomma-DSP SM320C6727B Militärtauglicher C6727B-Gleitkomma-DSP SM320C6727B-EP Verbessertes Produkt – C6727-Fließkomma-DSP SMJ320C6201B Digitaler Festkomma-Signalprozessor, Militäranwendungen SMJ320C6203 C62x Festkomma-DSP in militärischer Qualität – Keramikgehäuse SMJ320C6701 C67x-Fließkomma-DSP in Militärqualität – Keramikgehäuse SMJ320C6701-SP Weltraumtauglicher C6701-Fließkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse SMV320C6727B-SP Raumfahrttauglicher C6727B Gleitkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse TMS320C5517 Energieeffizienter C55x Festkomma-DSP – bis zu 200MHz, USB, LCD-Schnittstelle, FFT HWA, SAR ADC TMS320C5532 C55x Festkomma-DSP mit geringem Stromverbrauch – bis zu 100 MHz TMS320C5533 C55x Festkomma-DSP mit geringem Stromverbrauch – bis zu 100 MHz, USB TMS320C5534 C55x Festkomma-DSP – bis zu 100 MHz, USB, LCD-Schnittstelle mit geringem Stromverbrauch TMS320C5535 Energieeffizienter C55x Festkomma-DSP – bis zu 100MHz, USB, LCD-Schnittstelle, FFT HWA, SAR ADC TMS320C6202B C62x Festkomma-DSP – bis zu 300 MHz, 384 KB TMS320C6203B C62x Festkomma-DSP – bis zu 300 MHz, 896 KB TMS320C6204 Digitaler Festkomma-Signalprozessor TMS320C6205 Digitaler Festkomma-Signalprozessor TMS320C6211B C62x Festkomma-DSP – bis zu 167MHz TMS320C6414 C64x Festkomma-DSP – bis zu 720MHz, McBSP TMS320C6415 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI TMS320C6416 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI, VCP/TCP TMS320C6421Q C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2 TMS320C6424Q C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8-Bit EMIFA, 32/16 Bit DDR2 TMS320C6454 C64x+ Festkomma-DSP – bis zu 1 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, 1 Gbps-Ethernet TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320C6701 C67x Fließkomma-DSP – bis zu 167MHz, McBSP TMS320C6711D C67x-Fließkomma-DSP – bis zu 250 MHz, McBSP, 32-Bit-EMIFA TMS320C6712D C67x-Fließkomma-DSP – bis zu 150 MHz, McBSP, 16-Bit-EMIFA TMS320C6720 C67x Fließkomma-DSP – 200 MHz, McASP, 16-Bit-EMIFA TMS320C6722B C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 16-Bit-EMIFA TMS320C6726B C67x Fließkomma-DSP – bis zu 266 MHz, McASP, 16-Bit-EMIFA TMS320C6727 C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 32-Bit-EMIFA TMS320C6727B C67x Fließkomma-DSP – bis zu 350 MHz, McASP, 32-Bit-EMIFA TMS320C6743 Energieeffizienter C674x-Fließkomma-DSP – 375 MHz TMS320C6745 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456MHz, QFP TMS320C6747 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456 MHz, PBGA TMS320DM642Q Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM6431Q Digitaler Medienprozessor, bis zu 2400 MIPS, 300-MHz-Taktrate TMS320DM6435Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 1 McBSP TMS320DM6437Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 2 McBSP TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6467T System-on-Chip für digitale Medien TMS320DM647 Digitaler Medienprozessor
Download-Optionen
Treiber oder Bibliothek

FAXLIB FAX library (FAXLIB) for C66x, C64x+ and C55x processors

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
ARM-basierte Prozessoren
66AK2G12 Hochleistungs-Multicore-DSP+Arm – 1x Arm A15-Kerne, 1x C66x-DSP-Kerne
Digitale Signalprozessoren (DSPs)
DM505 SoC für Vision Analytics 15mm-Gehäuse SM320C6201-EP Optimierter Festkomma-DSP C6201 SM320C6415-EP Optimierter Festkomma-DSP C6415 SM320C6424-EP Verbessertes Produkt, C6424 Festkomma-DSP SM320C6455-EP Verbessertes Produkt, C6455 Festkomma-DSP SM320C6472-HIREL Hochzuverlässiger 6 Core C6472 Festkomma-DSP SM320C6678-HIREL Hochzuverlässiges Produkt mit hoher Leistung, 8-Kern-C6678 Fest- und Gleitkomma-DSP SM320C6701 Single-Core-C67x-Fließkomma-DSP für militärische Anwendungen – bis zu 167 MHz SM320C6701-EP Verbessertes Produkt – C6701 Fließkomma-DSP SM320C6711D-EP Verbessertes Produkt – C6711D Fließkomma-DSP SM320C6712D-EP Verbessertes Produkt– C6712D-DSP SM320C6713B-EP Verbessertes Produkt – C6713-Fließkomma-DSP SM320C6727B Militärtauglicher C6727B-Gleitkomma-DSP SM320C6727B-EP Verbessertes Produkt – C6727-Fließkomma-DSP SMJ320C6201B Digitaler Festkomma-Signalprozessor, Militäranwendungen SMJ320C6203 C62x Festkomma-DSP in militärischer Qualität – Keramikgehäuse SMJ320C6701 C67x-Fließkomma-DSP in Militärqualität – Keramikgehäuse SMJ320C6701-SP Weltraumtauglicher C6701-Fließkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse SMV320C6727B-SP Raumfahrttauglicher C6727B Gleitkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse TMS320C5517 Energieeffizienter C55x Festkomma-DSP – bis zu 200MHz, USB, LCD-Schnittstelle, FFT HWA, SAR ADC TMS320C5532 C55x Festkomma-DSP mit geringem Stromverbrauch – bis zu 100 MHz TMS320C5533 C55x Festkomma-DSP mit geringem Stromverbrauch – bis zu 100 MHz, USB TMS320C5534 C55x Festkomma-DSP – bis zu 100 MHz, USB, LCD-Schnittstelle mit geringem Stromverbrauch TMS320C5535 Energieeffizienter C55x Festkomma-DSP – bis zu 100MHz, USB, LCD-Schnittstelle, FFT HWA, SAR ADC TMS320C6202B C62x Festkomma-DSP – bis zu 300 MHz, 384 KB TMS320C6203B C62x Festkomma-DSP – bis zu 300 MHz, 896 KB TMS320C6204 Digitaler Festkomma-Signalprozessor TMS320C6205 Digitaler Festkomma-Signalprozessor TMS320C6211B C62x Festkomma-DSP – bis zu 167MHz TMS320C6414 C64x Festkomma-DSP – bis zu 720MHz, McBSP TMS320C6415 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI TMS320C6416 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI, VCP/TCP TMS320C6421Q C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2 TMS320C6424Q C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8-Bit EMIFA, 32/16 Bit DDR2 TMS320C6454 C64x+ Festkomma-DSP – bis zu 1 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, 1 Gbps-Ethernet TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320C6701 C67x Fließkomma-DSP – bis zu 167MHz, McBSP TMS320C6711D C67x-Fließkomma-DSP – bis zu 250 MHz, McBSP, 32-Bit-EMIFA TMS320C6712D C67x-Fließkomma-DSP – bis zu 150 MHz, McBSP, 16-Bit-EMIFA TMS320C6720 C67x Fließkomma-DSP – 200 MHz, McASP, 16-Bit-EMIFA TMS320C6722B C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 16-Bit-EMIFA TMS320C6726B C67x Fließkomma-DSP – bis zu 266 MHz, McASP, 16-Bit-EMIFA TMS320C6727 C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 32-Bit-EMIFA TMS320C6727B C67x Fließkomma-DSP – bis zu 350 MHz, McASP, 32-Bit-EMIFA TMS320C6743 Energieeffizienter C674x-Fließkomma-DSP – 375 MHz TMS320C6745 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456MHz, QFP TMS320C6747 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456 MHz, PBGA TMS320DM642Q Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM6431Q Digitaler Medienprozessor, bis zu 2400 MIPS, 300-MHz-Taktrate TMS320DM6435Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 1 McBSP TMS320DM6437Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 2 McBSP TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6467T System-on-Chip für digitale Medien TMS320DM647 Digitaler Medienprozessor
Download-Optionen
Treiber oder Bibliothek

SPRC122 C62x/C64x Fast Run-Time Support Library

The C62x/64x FastRTS Library is an optimized, floating-point function library for C programmers using either TMS320C62x or TMS320C64x devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed is critical. By replacing the current (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
SM320C6201-EP Optimierter Festkomma-DSP C6201 SM320C6455-EP Verbessertes Produkt, C6455 Festkomma-DSP SMJ320C6201B Digitaler Festkomma-Signalprozessor, Militäranwendungen SMJ320C6203 C62x Festkomma-DSP in militärischer Qualität – Keramikgehäuse TMS320C6202B C62x Festkomma-DSP – bis zu 300 MHz, 384 KB TMS320C6203B C62x Festkomma-DSP – bis zu 300 MHz, 896 KB TMS320C6204 Digitaler Festkomma-Signalprozessor TMS320C6205 Digitaler Festkomma-Signalprozessor TMS320C6211B C62x Festkomma-DSP – bis zu 167MHz TMS320C6412 C64x Festkomma-DSP – bis zu 720 MHz, McBSP, McASP, I2cC, Ethernet TMS320C6414 C64x Festkomma-DSP – bis zu 720MHz, McBSP TMS320C6414T C64x Festkomma-DSP – bis zu 1GHz, McBSP TMS320C6415 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI TMS320C6415T C64x Festkomma-DSP – bis zu 850MHz, McBSP, PCI TMS320C6416 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI, VCP/TCP TMS320C6416T C64x Festkomma-DSP – bis zu 850MHz, McBSP, PCI, VCP/TCP TMS320C6421 C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2, SDRAM TMS320C6421Q C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2 TMS320C6424 C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8 Bit EMIFA, 32/16 Bit DDR2, SDRAM TMS320C6424Q C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8-Bit EMIFA, 32/16 Bit DDR2 TMS320C6452 C64x+ Festkomma-DSP – bis zu 900 MHz, 1 Gbps-Ethernet TMS320C6454 C64x+ Festkomma-DSP – bis zu 1 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, 1 Gbps-Ethernet TMS320C6455 C64x+ Festkomma-DSP – bis zu 1,2 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, Ethernet 1Gbit/s TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320C6474 Digitaler Signalprozessor mit mehreren Kernen TMS320DM640 Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM641 Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM642 Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM642Q Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM6431 Digitaler Medienprozessor TMS320DM6431Q Digitaler Medienprozessor, bis zu 2400 MIPS, 300-MHz-Taktrate TMS320DM6433 Digitaler Medienprozessor TMS320DM6435 Digitaler Medienprozessor TMS320DM6435Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 1 McBSP TMS320DM6437 Digitaler Medienprozessor TMS320DM6437Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 2 McBSP TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6443 DaVinci Digital-Media-System-on-Chip TMS320DM6446 DaVinci Digital-Media-System-on-Chip
Treiber oder Bibliothek

SPRC831.ZIP Video Imaging Co-Processor Signal Processing Libraryv3.2.0

Texas Instruments VICP Signal processing library is a collection of highly tuned SW algorithms that execute on the VICP H/W accelerator. The library allows the application developer to effectively utilize the VICP performance without spending significant time in developing software for the (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM647 Digitaler Medienprozessor
Download-Optionen
Treiber oder Bibliothek

SPRC847.GZ Download: VICP Signal Processing Library [Linux] v3.3.0

Texas Instruments VICP Signal processing library is a collection of highly tuned SW algorithms that execute on the VICP H/W accelerator. The library allows the application developer to effectively utilize the VICP performance without spending significant time in developing software for the (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM647 Digitaler Medienprozessor
Download-Optionen
Treiber oder Bibliothek

VOLIB Voice library (VoLIB) for C66x, C64x+ and C55x processors

Voice Library - VoLIB provides components that, together, facilitate the development of the signal processing chain for Voice over IP applications such as infrastructure, enterprise, residential gateways and IP phones. Together with optimized implementations of ITU-T voice codecs, that can be (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
ARM-basierte Prozessoren
66AK2G12 Hochleistungs-Multicore-DSP+Arm – 1x Arm A15-Kerne, 1x C66x-DSP-Kerne
Digitale Signalprozessoren (DSPs)
DM505 SoC für Vision Analytics 15mm-Gehäuse SM320C6201-EP Optimierter Festkomma-DSP C6201 SM320C6415-EP Optimierter Festkomma-DSP C6415 SM320C6424-EP Verbessertes Produkt, C6424 Festkomma-DSP SM320C6455-EP Verbessertes Produkt, C6455 Festkomma-DSP SM320C6472-HIREL Hochzuverlässiger 6 Core C6472 Festkomma-DSP SM320C6678-HIREL Hochzuverlässiges Produkt mit hoher Leistung, 8-Kern-C6678 Fest- und Gleitkomma-DSP SM320C6701 Single-Core-C67x-Fließkomma-DSP für militärische Anwendungen – bis zu 167 MHz SM320C6701-EP Verbessertes Produkt – C6701 Fließkomma-DSP SM320C6711D-EP Verbessertes Produkt – C6711D Fließkomma-DSP SM320C6712D-EP Verbessertes Produkt– C6712D-DSP SM320C6713B-EP Verbessertes Produkt – C6713-Fließkomma-DSP SM320C6727B Militärtauglicher C6727B-Gleitkomma-DSP SM320C6727B-EP Verbessertes Produkt – C6727-Fließkomma-DSP SMJ320C6201B Digitaler Festkomma-Signalprozessor, Militäranwendungen SMJ320C6203 C62x Festkomma-DSP in militärischer Qualität – Keramikgehäuse SMJ320C6701 C67x-Fließkomma-DSP in Militärqualität – Keramikgehäuse SMJ320C6701-SP Weltraumtauglicher C6701-Fließkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse SMV320C6727B-SP Raumfahrttauglicher C6727B Gleitkomma-DSP – strahlungstolerant, Klasse V mit Keramikgehäuse TMS320C5517 Energieeffizienter C55x Festkomma-DSP – bis zu 200MHz, USB, LCD-Schnittstelle, FFT HWA, SAR ADC TMS320C5532 C55x Festkomma-DSP mit geringem Stromverbrauch – bis zu 100 MHz TMS320C5533 C55x Festkomma-DSP mit geringem Stromverbrauch – bis zu 100 MHz, USB TMS320C5534 C55x Festkomma-DSP – bis zu 100 MHz, USB, LCD-Schnittstelle mit geringem Stromverbrauch TMS320C5535 Energieeffizienter C55x Festkomma-DSP – bis zu 100MHz, USB, LCD-Schnittstelle, FFT HWA, SAR ADC TMS320C6202B C62x Festkomma-DSP – bis zu 300 MHz, 384 KB TMS320C6203B C62x Festkomma-DSP – bis zu 300 MHz, 896 KB TMS320C6204 Digitaler Festkomma-Signalprozessor TMS320C6205 Digitaler Festkomma-Signalprozessor TMS320C6211B C62x Festkomma-DSP – bis zu 167MHz TMS320C6414 C64x Festkomma-DSP – bis zu 720MHz, McBSP TMS320C6415 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI TMS320C6416 C64x Festkomma-DSP – bis zu 720MHz, McBSP, PCI, VCP/TCP TMS320C6421Q C64x+ Festkomma-DSP – bis zu 600 MHz, 8 Bit EMIFA, 16-Bit DDR2 TMS320C6424Q C64x+ Festkomma-DSP – bis zu 600 MHz, 16/8-Bit EMIFA, 32/16 Bit DDR2 TMS320C6454 C64x+ Festkomma-DSP – bis zu 1 GHz, 64-Bit EMIFA, 32/16 Bit DDR2, 1 Gbps-Ethernet TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320C6701 C67x Fließkomma-DSP – bis zu 167MHz, McBSP TMS320C6711D C67x-Fließkomma-DSP – bis zu 250 MHz, McBSP, 32-Bit-EMIFA TMS320C6712D C67x-Fließkomma-DSP – bis zu 150 MHz, McBSP, 16-Bit-EMIFA TMS320C6720 C67x Fließkomma-DSP – 200 MHz, McASP, 16-Bit-EMIFA TMS320C6722B C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 16-Bit-EMIFA TMS320C6726B C67x Fließkomma-DSP – bis zu 266 MHz, McASP, 16-Bit-EMIFA TMS320C6727 C67x Fließkomma-DSP – bis zu 250 MHz, McASP, 32-Bit-EMIFA TMS320C6727B C67x Fließkomma-DSP – bis zu 350 MHz, McASP, 32-Bit-EMIFA TMS320C6743 Energieeffizienter C674x-Fließkomma-DSP – 375 MHz TMS320C6745 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456MHz, QFP TMS320C6747 C674x Fließkomma-DSP mit geringem Stromverbrauch – 456 MHz, PBGA TMS320DM642Q Digitaler Festkomma-Signalprozessor für Video/Bildgebung TMS320DM6431Q Digitaler Medienprozessor, bis zu 2400 MIPS, 300-MHz-Taktrate TMS320DM6435Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 1 McBSP TMS320DM6437Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 2 McBSP TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6467T System-on-Chip für digitale Medien TMS320DM647 Digitaler Medienprozessor
Download-Optionen
Software-Codec

C64XPLUSCODECSPCH Speech Codecs for C64x+-based Devices

TI codecs are free, come with production licensing and are available for download now. All are production-tested for easy integration into video and voice applications. Click GET SOFTWARE button (above) to access the most recent, tested codec versions available. Datasheets and Release Notes are on (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320DM6437Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 2 McBSP TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6467T System-on-Chip für digitale Medien
Download-Optionen
Software-Codec

C64XPLUSCODECSVID C64x+ Video Codecs - Software and Documentation

TI codecs are free, come with production licensing and are available for download now. All are production-tested for easy integration into video and voice applications. Click GET SOFTWARE button (above) to access the most recent, tested codec versions available. Datasheets and Release Notes are on (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
TMS320C6457 Digitaler Signalprozessor für die Kommunikationsinfrastruktur TMS320DM6437Q Digitaler Medienprozessor, bis zu 4800 MIPS, 600-MHz-Taktrate, 1 McASP, 2 McBSP TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6467T System-on-Chip für digitale Medien
Download-Optionen
Software-Codec

DM644XCODECS Codecs for DM644x - Software and Documentation

TI codecs are free, come with production licensing and are available for download now. All are production-tested for easy integration into audio, video and voice applications. Click GET SOFTWARE button (above) to access the most recent, tested codec versions available. Datasheets and Release Notes (...)

Unterstützte Produkte und Hardware

Unterstützte Produkte und Hardware

Produkte
Digitale Signalprozessoren (DSPs)
SM320DM6446-HIREL Hochzuverlässiges Produkt, Digital-Media-Prozessor DM6446 TMS320DM6441 DaVinci Digital-Media-System-on-Chip TMS320DM6443 DaVinci Digital-Media-System-on-Chip TMS320DM6446 DaVinci Digital-Media-System-on-Chip
Download-Optionen
Software-Codec

TMDXDAISXDM — eXpressDSP Algorithm Standard – xDAIS-Entwicklungskit und XDM

xDAIS and xDM

The eXpressDSP™ Algorithm Interoperability Standard (xDAIS) and the eXpressDSP Digital Media (xDM) standard fully leverage the ability of DSPs to perform a wide range of multimedia functions on a single device. eXpressDSP compliance is achieved by adhering to these standards. To (...)

Benutzerhandbuch: PDF
Simulationsmodell

DM6441 ZWT IBIS Model

SPRM345.ZIP (112 KB) - IBIS Model
Simulationsmodell

DM6441 ZWT Rev. 1 BSDL Model

SPRM330.ZIP (8 KB) - BSDL Model
Simulationsmodell

DM6441 ZWT Rev. 2 BSDL Model

SPRM331.ZIP (8 KB) - BSDL Model
Gehäuse Pins CAD-Symbole, Footprints und 3D-Modelle
NFBGA (ZWT) 361 Ultra Librarian

Bestellen & Qualität

Beinhaltete Information:
  • RoHS
  • REACH
  • Bausteinkennzeichnung
  • Blei-Finish/Ball-Material
  • MSL-Rating / Spitzenrückfluss
  • MTBF-/FIT-Schätzungen
  • Materialinhalt
  • Qualifikationszusammenfassung
  • Kontinuierliches Zuverlässigkeitsmonitoring
Beinhaltete Information:
  • Werksstandort
  • Montagestandort

Support und Schulungen

TI E2E™-Foren mit technischem Support von TI-Ingenieuren

Inhalte werden ohne Gewähr von TI und der Community bereitgestellt. Sie stellen keine Spezifikationen von TI dar. Siehe Nutzungsbedingungen.

Bei Fragen zu den Themen Qualität, Gehäuse oder Bestellung von TI-Produkten siehe TI-Support. ​​​​​​​​​​​​​​

Videos