패키징 정보
패키지 | 핀 HTSSOP (DDV) | 44 |
작동 온도 범위(°C) 0 to 70 |
패키지 수량 | 캐리어 2,000 | LARGE T&R |
TPA3245의 주요 특징
- Differential Analog Inputs
- Total
Output Power at 10%THD+N
- 115-W Stereo into 4 Ω in BTL Configuration
- 145-W Stereo into 3 Ω in BTL Configuration
- 230-W Mono into 2 Ω in PBTL Configuration
- Total Output Power at 1%THD+N
- 95-W Stereo into 4 Ω in BTL Configuration
- 115-W Stereo into 3 Ω in BTL Configuration
- 185-W Mono into 2 Ω in PBTL Configuration
- Advanced Integrated Feedback Design with High-speed
Gate Driver Error Correction
(PurePath™ Ultra-HD)- Signal Bandwidth up to 100 kHz for High Frequency Content From HD Sources
- Ultra Low 0.005% THD+N at 1 W into 4 Ω and <0.01% THD+N to Clipping
- 65 dB PSRR (BTL, No Input Signal)
- <50 µV (A-Weighted) Output Noise
- >112 dB (A Weighted) SNR
- Multiple Configurations Possible:
- Stereo, Mono, 2.1 and 4xSE
- Click and Pop Free Startup and Stop
- 90% Efficient Class-D Operation (4 Ω)
- Wide 12-V to 30-V Supply Voltage Operation
- Self-Protection Design (Including Undervoltage, Overtemperature, Clipping, and Short Circuit Protection) With Error Reporting
- EMI Compliant When Used With Recommended System Design
TPA3245에 대한 설명
TPA3245 is a high performance class-D power amplifier that enables true premium sound quality with class-D efficiency. It features an advanced integrated feedback design and proprietary high-speed gate driver error correction (PurePath™ Ultra-HD). This technology allows ultra low distortion across the audio band and superior audio quality. The device is operated in AD-mode, and can drive up to 2 x 115 W into 4-Ω load and 2 x 145 W into 3-Ω load and features a 2 VRMS analog input interface that works seamlessly with high performance DACs such as TIs PCM5242. In addition to excellent audio performance, TPA3245 achieves both high power efficiency and very low power stage idle losses below 0.45 W. This is achieved through the use of 65 mΩ MOSFETs and an optimized gate driver scheme that achieves significantly lower idle losses than typical discrete implementations.