TPL8002-25
- Adjustable Gain From 23.25 dB to –24 dB
- 64-Tap Positions With 0.75 dB Per Step
- Supports 8-MHz Analog Bandwidth
- Operating Range up to –4-V VEE/+4-V VDD
- 100-µA Maximum Static Supply Current
- ±30% End-to-End Resistance Tolerance
- Absolute Tolerance of ±0.3 dB
- Operating Temperature Range From
–40°C to 85°C - ESD Performance Tested Per JESD 22
- 2000-V Human-Body Model
(A114-B,Class II)
- 2000-V Human-Body Model
- APPLICATIONS
- Tandem Adjustable Feedback and Gain
Resistors for Operational Amplifers
- Tandem Adjustable Feedback and Gain
The TPL8002-25 is a programmable resistor device implementing two digital potentiometers with 64 wiper positions each that are tandem controlled through a 6-bit parallel interface. The device has fixed wiper resistances at the respective wiper contacts that tap the potentiometer resistors at a point determined by the binary code present at its digital inputs.
The resistive wiper tap terminals, RSW, of the TPL8002-25 are typically connected to the inverting inputs (–) of an external differential path inverting operational amplifier configuration, with the non-inverting inputs (+) connected through to ground. The applications differential input to the configuration is the devices RG terminals. The differential output of the external operational amplifiers is connected to the devices RF terminals, and thus becomes the differential output of the application configuration.
The resistance between the wiper contacts and the end points RG and RF of the TPL8002-25 provides a logarithmic gain/attenuation response of the configuration. With a digital code of decimal 0 (b000000) the configuration has an inverting maximum attenuation of –24 dB. With a digital code of decimal 32 (b100000) the configuration has inverting unity gain of 0.00 dB. With a digital code of decimal 63 (b111111) the configuration has an inverting maximum gain of +23.25 dB. The response of the configuration with respect to the digital code varies in fixed steps of 0.75 dB.
기술 자료
유형 | 직함 | 날짜 | ||
---|---|---|---|---|
* | Data sheet | Tandem 64 Tap Digital Potentiometer datasheet | 2009/08/17 | |
Application brief | Replacing Digital Potentiometers with Precision DACs | 2019/07/03 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®
TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
TINA-TI — SPICE 기반 아날로그 시뮬레이션 프로그램
패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
---|---|---|
TSSOP (PW) | 16 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치