TLV320AIC3212
- Stereo Audio DAC With 101=dB SNR
- 2.7-mW Stereo 48-kHz DAC Playback
- Stereo Audio ADC With 93-dB SNR
- 5.6-mW Stereo 48-kHz ADC Record
- 8 kHz to 192 kHz Playback and Record
- 30-mW DirectPath™ Headphone Driver
Eliminates Large Output DC-Blocking Capacitors - 128-mW Differential Receiver Output Driver
- Stereo Class-D Speaker Drivers
- 1.7 W (8 Ω, 5.5 V, 10% THDN)
- 1.4 W (8 Ω, 5.5 V, 1% THDN)
- Stereo Line Outputs
- PowerTune™ - Adjusts Power vs SNR
- Extensive Signal Processing Options
- Eight Single-Ended or 4 Fully-Differential Analog
Inputs - Stereo Digital and Analog Microphone Inputs
- Low Power Analog Bypass Mode
- Programmable PLL, Plus Low-Frequency Clocking
- Programmable 12-Bit SAR ADC
- SPI and I2C Control Interfaces
- Three Independent Digital Audio Serial Interfaces
- 4.81 mm × 4.81 mm × 0.625 mm 81-Ball WCSP
(YZF) Package
The TLV320AIC3212 (also referred to as the AIC3212) device is a flexible, highly-integrated, low-power, low-voltage stereo audio codec. The AIC3212 features digital microphone inputs and programmable outputs, PowerTune capabilities, selectable audio-processing blocks, predefined and parameterizable signal processing blocks, integrated PLL, and flexible audio interfaces. Extensive register-based control of power, input and output channel configuration, gains, effects, pin-multiplexing and clocks are included, allowing the device to be precisely targeted to its application.
Combined with the advanced PowerTune technology, the device can execute operations from 8-kHz mono voice playback to stereo 192-kHz DAC playback, making it ideal for portable battery-powered audio and telephony applications.
The record path of the TLV320AIC3212 covers operations from 8-kHz mono to 192-kHz stereo recording, and contains programmable input channel configurations which cover single-ended and differential setups, as well as floating or mixing input signals. It also provides a digitally-controlled stereo microphone preamplifier and integrated microphone bias. One application of the digital signal processing blocks is removable of audible noise that may be introduced by mechanical coupling, for example, optical zooming in a digital camera. The record path can also be configured as a stereo digital microphone Pulse Density Modulation (PDM) interface typically used at 64 Fs or 128 Fs.
The playback path offers signal processing blocks for filtering and effects; headphone, line, receiver, and Class-D speaker outputs; flexible mixing of DAC; and analog input signals as well as programmable volume controls. The playback path contains two high-power DirectPath headphone output drivers which eliminate the need for ac coupling capacitors. A built in charge pump generates the negative supply for the ground centered headphone drivers. These headphone output drivers can be configured in multiple ways, including stereo, and mono BTL. In addition, playback audio can be routed to integrated stereo Class-D speaker drivers or a differential receiver amplifier.
The integrated PowerTune technology allows the device to be tuned to just the right power-performance trade-off. Mobile applications frequently have multiple use cases requiring very low-power operation while being used in a mobile environment. When used in a docked environment power consumption typically is less of a concern while lowest possible noise is important. With PowerTune the TLV320AIC3212 can address both cases.
The required internal clock of the TLV320AIC3212 can be derived from multiple sources, including the MCLK1 pin, the MCLK2 pin, the BCLK1 pin, the BCLK2 pin, several general purpose I/O pins or the output of the internal PLL, where the input to the PLL again can be derived from similar pins. Although using the internal fractional PLL ensures the availability of a suitable clock signal, TI does not recommend this for the lowest power settings. The PLL is highly programmable and can accept available input clocks in the range of 512 kHz to 50 MHz. To enable even lower clock frequencies, an integrated low-frequency clock multiplier can also be used as an input to the PLL.
The TLV320AIC3212 has a 12-bit SAR ADC converter that supports system voltage measurements. These system voltage measurements can be sourced from three dedicated analog inputs (IN1L/AUX1, IN1R/AUX2, or VBAT pins), or, alternatively, an on-chip temperature sensor that can be read by the SAR ADC.
The TLV320AIC3212 also features three full Digital Audio Serial Interfaces, each supporting I2S, DSP/TDM, RJF, LJF, and mono PCM formats. This enables the digital playback (DAC) and record (ADC) paths to select from three independent digital audio buses or chips.
The device is available in the 4.81 mm × 4.81 mm × 0.625 mm 81-Ball WCSP (YZF) package.
您可能會感興趣的類似產品
功能相同,但引腳輸出與所比較的裝置不同
技術文件
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
TLV320AIC3212EVM-U — TLV320AIC3212 評估模組
The TLV320AIC3212EVM-U is a complete evaluation module for the TLV320AIC3212 Audio Codec, which is a Low Power Stereo Codec, Integrated Class-D Speakers, Earpiece Driver and DirectPath™ Stereo Headphone Outputs. With three audio serial interfaces, the AIC3212 also allows for multiple connections (...)
TLV320AIC32XX-DRIVERS — TLV320AIC32XX 轉碼器系列 Linux 驅動程式支援
Linux main line status
Available in Linux main line: Yes
Available (...)
SLAC597 — ARG Script Examples
支援產品和硬體
產品
音訊轉碼器
PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
DSBGA (YZF) | 81 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點
建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。