Detalles del producto

Function General-purpose timer Iq (typ) (mA) 0.2 Rating Automotive Operating temperature range (°C) -40 to 125 Supply voltage (max) (V) 18 Supply voltage (min) (V) 1.5 TI functional safety category Functional Safety-Capable
Function General-purpose timer Iq (typ) (mA) 0.2 Rating Automotive Operating temperature range (°C) -40 to 125 Supply voltage (max) (V) 18 Supply voltage (min) (V) 1.5 TI functional safety category Functional Safety-Capable
SOIC (D) 8 29.4 mm² 4.9 x 6 SOT-23-THN (DDF) 8 8.12 mm² 2.9 x 2.8
  • AEC-Q100 qualified for automotive applications:
    • Temperature grade 1: –40°C to +125°C, TA
  • Functional Safety-Capable
  • Very-low power consumption
    • 1mW (typical) at VDD = 5V
  • Astable operation up to 3MHz
  • CMOS output capable of swinging rail to rail
  • High-output-current capability
    • Sink 200mA
    • Source 50mA
  • Output fully compatible with CMOS, TTL, and MOS logic
  • Integrated RESET pullup to VDD
  • Power-on reset to known state
  • Integrated thermal shutdown protection
  • Single-supply operation from 1.5V to 18V
  • AEC-Q100 qualified for automotive applications:
    • Temperature grade 1: –40°C to +125°C, TA
  • Functional Safety-Capable
  • Very-low power consumption
    • 1mW (typical) at VDD = 5V
  • Astable operation up to 3MHz
  • CMOS output capable of swinging rail to rail
  • High-output-current capability
    • Sink 200mA
    • Source 50mA
  • Output fully compatible with CMOS, TTL, and MOS logic
  • Integrated RESET pullup to VDD
  • Power-on reset to known state
  • Integrated thermal shutdown protection
  • Single-supply operation from 1.5V to 18V

The TLC3555-Q1 is a monolithic timing circuit fabricated using a TI CMOS process. The timer is fully compatible with CMOS, TTL, and MOS logic and operates at frequencies to 3MHz and even beyond. The TLC3555-Q1 improves upon the existing TLC555-Q1 from both a performance and feature standpoint, with tighter specification tolerances and additional features, such as thermal shutdown and power-on reset.

The trigger, threshold, and reset logic of the TLC3555-Q1 follow the same truth table as the TLC555-Q1. Set the reset pin (RESET) high for typical operation, or set the reset pin low to reset the flip-flop and force the output low. The TLC3555-Q1 features an internal pullup resistor from RESET to VDD, which can reduce passive count and save board area.

As a result of low propagation delay and rapid rise and fall times, the TLC3555-Q1 supports higher-frequency astable operation than previous timers such as the NE555 and TLC555-Q1. At a 15V supply, the TLC3555-Q1 achieves a clean square wave at 3.1MHz in TI’s conventional astable test circuit. When used as an oscillator, with the output and inputs tied together, the TLC3555-Q1 achieves an oscillatory frequency of 7.2MHz. Circuit parasitics dominate the response at high frequencies. In addition to the D package, which is pin-to-pin compatible with the TLC555-Q1, the TLC3555-Q1 is offered in a DDF package that enables concise implementations with reduced parasitics.

The TLC3555-Q1 is a monolithic timing circuit fabricated using a TI CMOS process. The timer is fully compatible with CMOS, TTL, and MOS logic and operates at frequencies to 3MHz and even beyond. The TLC3555-Q1 improves upon the existing TLC555-Q1 from both a performance and feature standpoint, with tighter specification tolerances and additional features, such as thermal shutdown and power-on reset.

The trigger, threshold, and reset logic of the TLC3555-Q1 follow the same truth table as the TLC555-Q1. Set the reset pin (RESET) high for typical operation, or set the reset pin low to reset the flip-flop and force the output low. The TLC3555-Q1 features an internal pullup resistor from RESET to VDD, which can reduce passive count and save board area.

As a result of low propagation delay and rapid rise and fall times, the TLC3555-Q1 supports higher-frequency astable operation than previous timers such as the NE555 and TLC555-Q1. At a 15V supply, the TLC3555-Q1 achieves a clean square wave at 3.1MHz in TI’s conventional astable test circuit. When used as an oscillator, with the output and inputs tied together, the TLC3555-Q1 achieves an oscillatory frequency of 7.2MHz. Circuit parasitics dominate the response at high frequencies. In addition to the D package, which is pin-to-pin compatible with the TLC555-Q1, the TLC3555-Q1 is offered in a DDF package that enables concise implementations with reduced parasitics.

Descargar Ver vídeo con transcripción Video

Documentación técnica

star =Principal documentación para este producto seleccionada por TI
No se encontraron resultados. Borre su búsqueda y vuelva a intentarlo.
Ver todo 2
Tipo Título Fecha
* Data sheet TLC3555-Q1 Automotive High-Speed CMOS Timer datasheet (Rev. A) PDF | HTML 22 oct 2024
Functional safety information TLC3555-Q1 Functional Safety FIT Rate, FMD and Pin FMA PDF | HTML 11 jul 2024

Diseño y desarrollo

Para conocer los términos adicionales o los recursos necesarios, haga clic en cualquier título de abajo para ver la página de detalles cuando esté disponible.

Placa de evaluación

TLC3555EVM — Módulo de evaluación TLC3555-Q1

El módulo de evaluación (EVM) TLC3555EVM está diseñado para ayudar a los usuarios a evaluar y probar fácilmente el funcionamiento y la funcionalidad del dispositivo TLC3555. El EVM se puede configurar en configuraciones de circuito de temporizador estándar para su evaluación. El EVM funciona con (...)

Guía del usuario: PDF | HTML
Herramienta de simulación

PSPICE-FOR-TI — PSpice® para herramienta de diseño y simulación de TI

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
Encapsulado Pines Símbolos CAD, huellas y modelos 3D
SOIC (D) 8 Ultra Librarian
SOT-23-THN (DDF) 8 Ultra Librarian

Pedidos y calidad

Información incluida:
  • RoHS
  • REACH
  • Marcado del dispositivo
  • Acabado de plomo/material de la bola
  • Clasificación de nivel de sensibilidad a la humedad (MSL) / reflujo máximo
  • Estimaciones de tiempo medio entre fallas (MTBF)/fallas en el tiempo (FIT)
  • Contenido del material
  • Resumen de calificaciones
  • Monitoreo continuo de confiabilidad
Información incluida:
  • Lugar de fabricación
  • Lugar de ensamblaje

Los productos recomendados pueden tener parámetros, módulos de evaluación o diseños de referencia relacionados con este producto de TI.

Soporte y capacitación

Foros de TI E2E™ con asistencia técnica de los ingenieros de TI

El contenido lo proporcionan “tal como está” TI y los colaboradores de la comunidad y no constituye especificaciones de TI. Consulte los términos de uso.

Si tiene preguntas sobre la calidad, el paquete o el pedido de productos de TI, consulte el soporte de TI. ​​​​​​​​​​​​​​

Videos