ADC12C105
- 1 GHz Full Power Bandwidth
- Internal Reference and Sample-and-Hold Circuit
- Low Power Consumption
- Data Ready Output Clock
- Clock Duty Cycle Stabilizer
- Single +3.0V or +3.3V Supply Operation
- Power-Down Mode
- 32-Pin WQFN Package, (5x5x0.8mm, 0.5mm Pin-Pitch)
Key Specifications
- Resolution: 12 Bits
- Conversion Rate: 105 MSPS
- SNR: (fIN = 240 MHz) 69 dBFS (typ)
- SFDR: (fIN = 240 MHz) 82 dBFS (typ)
- Full Power Bandwidth: 1 GHz (typ)
- Power Consumption:
- 350 mW (typ), VA=3.0 V
- 400 mW (typ), VA=3.3 V
All trademarks are the property of their respective owners.
The ADC12C105 is a high-performance CMOS analog-to-digital converter capable of converting analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12C105 may be operated from a single +3.0V or +3.3V power supply and consumes low power.
A separate +2.5V supply may be used for the digital output interface which allows lower power operation with reduced noise. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs accept a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12C105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.
The ADC12C105 is available in a 32-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
기술 자료
유형 | 직함 | 날짜 | ||
---|---|---|---|---|
* | Data sheet | ADC12C105 12-Bit, 95/105 MSPS A/D Converter datasheet (Rev. C) | 2013/04/02 | |
User guide | ADC14C105EB and ADC12C105EB Evaluation Board User Guide (Rev. A) | 2013/10/11 | ||
EVM User's guide | ADC16DV160HFEB Evaluation Board User Guide | 2012/01/25 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®
TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
---|---|---|
WQFN (RTV) | 32 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치