產品詳細資料

CPU C24x Frequency (MHz) 40 Flash memory (kByte) 16 RAM (kByte) 2 ADC resolution (Bps) 10 Sigma-delta filter 8 PWM (Ch) 8 Number of ADC channels 5 Operating temperature range (°C) -40 to 125 Rating Catalog Communication interface CAN, SPI, UART
CPU C24x Frequency (MHz) 40 Flash memory (kByte) 16 RAM (kByte) 2 ADC resolution (Bps) 10 Sigma-delta filter 8 PWM (Ch) 8 Number of ADC channels 5 Operating temperature range (°C) -40 to 125 Rating Catalog Communication interface CAN, SPI, UART
LQFP (VF) 32 81 mm² 9 x 9
  • High-Performance Static CMOS Technology
    • 25-ns Instruction Cycle Time (40 MHz)
    • 40-MIPS Performance
    • Low-Power 3.3-V Design
  • Based on TMS320C2xx DSP CPU Core
    • Code-Compatible With 240x and F243/F241/C242
    • Instruction Set Compatible With F240
  • On-Chip Memory
    • Up to 8K Words x 16 Bits of Flash EEPROM (2 Sectors) (LF2401A)
    • 8K Words x 16 Bits of ROM (LC2401A)
    • Programmable "Code-Security" Feature for the On-Chip Flash/ROM
    • Up to 1K Words x 16 Bits of Data/Program RAM
      • 544 Words of Dual-Access RAM
      • Up to 512 Words of Single-Access RAM
  • Boot ROM
    • SCI Bootloader
  • Event-Manager (EV) Module (EVA), Which Includes:
    • Two 16-Bit General-Purpose Timers
    • Seven 16-Bit Pulse-Width Modulation (PWM) Channels Which Enable:
      • Three-Phase Inverter Control
      • Center- or Edge-Alignment of PWM Channels
      • Emergency PWM Channel Shutdown With External PDPINTA Pin
    • Programmable Deadband (Deadtime) Prevents Shoot-Through Faults
    • One Capture Unit for Time-Stamping of External Events
    • Input Qualifier for Select Pins
    • Synchronized A-to-D Conversion
    • Designed for AC Induction, BLDC, Switched Reluctance, and Stepper Motor Control
  • Small Foot-Print (7 mm × 7 mm) Ideally Suited for Space-Constrained Applications
  • Watchdog (WD) Timer Module
  • 10-Bit Analog-to-Digital Converter (ADC)
    • 5 Multiplexed Input Channels
    • 500 ns Minimum Conversion Time
    • Selectable Twin 8-State Sequencers Triggered by Event Manager
  • Serial Communications Interface (SCI)
  • Phase-Locked-Loop (PLL)-Based Clock Generation
  • Up to 13 Individually Programmable, Multiplexed General-Purpose Input/Output (GPIO) Pins
  • User-Selectable Dual External Interrupts (XINT1 and XINT2)
  • Power Management:
    • Three Power-Down Modes
    • Ability to Power Down Each Peripheral Independently
  • Real-Time JTAG-Compliant Scan-Based Emulation, IEEE Standard 1149.1 (JTAG)
  • Development Tools Include:
    • Texas Instruments (TI) ANSI C Compiler, Assembler/ Linker, and Code Composer Studio™ Debugger
    • Evaluation Modules
    • Scan-Based Self-Emulation (XDS510™)
    • Broad Third-Party Digital Motor Control Support
  • 32-Pin VF Low-Profile Quad Flatpack (LQFP)
  • Extended Temperature Options (A and S)
    • A: –40°C to 85°C
    • S: –40°C to 125°C

Code Composer Studio and XDS510 are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port; however, boundary scan is not supported in this device family.
TMS320C24x, TMS320C2000, TMS320, and C24x are trademarks of Texas Instruments.
Throughout this document, TMS320Lx2401A is used as a generic name for the TMS320LF2401A and TMS320LC2401A devices. An abbreviated name, Lx2401A, denotes both devices as well.

  • High-Performance Static CMOS Technology
    • 25-ns Instruction Cycle Time (40 MHz)
    • 40-MIPS Performance
    • Low-Power 3.3-V Design
  • Based on TMS320C2xx DSP CPU Core
    • Code-Compatible With 240x and F243/F241/C242
    • Instruction Set Compatible With F240
  • On-Chip Memory
    • Up to 8K Words x 16 Bits of Flash EEPROM (2 Sectors) (LF2401A)
    • 8K Words x 16 Bits of ROM (LC2401A)
    • Programmable "Code-Security" Feature for the On-Chip Flash/ROM
    • Up to 1K Words x 16 Bits of Data/Program RAM
      • 544 Words of Dual-Access RAM
      • Up to 512 Words of Single-Access RAM
  • Boot ROM
    • SCI Bootloader
  • Event-Manager (EV) Module (EVA), Which Includes:
    • Two 16-Bit General-Purpose Timers
    • Seven 16-Bit Pulse-Width Modulation (PWM) Channels Which Enable:
      • Three-Phase Inverter Control
      • Center- or Edge-Alignment of PWM Channels
      • Emergency PWM Channel Shutdown With External PDPINTA Pin
    • Programmable Deadband (Deadtime) Prevents Shoot-Through Faults
    • One Capture Unit for Time-Stamping of External Events
    • Input Qualifier for Select Pins
    • Synchronized A-to-D Conversion
    • Designed for AC Induction, BLDC, Switched Reluctance, and Stepper Motor Control
  • Small Foot-Print (7 mm × 7 mm) Ideally Suited for Space-Constrained Applications
  • Watchdog (WD) Timer Module
  • 10-Bit Analog-to-Digital Converter (ADC)
    • 5 Multiplexed Input Channels
    • 500 ns Minimum Conversion Time
    • Selectable Twin 8-State Sequencers Triggered by Event Manager
  • Serial Communications Interface (SCI)
  • Phase-Locked-Loop (PLL)-Based Clock Generation
  • Up to 13 Individually Programmable, Multiplexed General-Purpose Input/Output (GPIO) Pins
  • User-Selectable Dual External Interrupts (XINT1 and XINT2)
  • Power Management:
    • Three Power-Down Modes
    • Ability to Power Down Each Peripheral Independently
  • Real-Time JTAG-Compliant Scan-Based Emulation, IEEE Standard 1149.1 (JTAG)
  • Development Tools Include:
    • Texas Instruments (TI) ANSI C Compiler, Assembler/ Linker, and Code Composer Studio™ Debugger
    • Evaluation Modules
    • Scan-Based Self-Emulation (XDS510™)
    • Broad Third-Party Digital Motor Control Support
  • 32-Pin VF Low-Profile Quad Flatpack (LQFP)
  • Extended Temperature Options (A and S)
    • A: –40°C to 85°C
    • S: –40°C to 125°C

Code Composer Studio and XDS510 are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port; however, boundary scan is not supported in this device family.
TMS320C24x, TMS320C2000, TMS320, and C24x are trademarks of Texas Instruments.
Throughout this document, TMS320Lx2401A is used as a generic name for the TMS320LF2401A and TMS320LC2401A devices. An abbreviated name, Lx2401A, denotes both devices as well.

The TMS320Lx2401A device, a new member of the TMS320C24x™ generation of digital signal processor (DSP) controllers, is part of the TMS320C2000™ platform of fixed-point DSPs. The Lx2401A device offers the enhanced TMS320™ DSP architectural design of the C2xx core CPU for low-cost, low-power, and high-performance processing capabilities. Several advanced peripherals, optimized for digital motor and motion control applications, have been integrated to provide a true single-chip DSP controller. While code-compatible with the existing 240x and C24x™ DSP controller devices, the Lx2401A offers increased processing performance (40 MIPS) and a higher level of peripheral integration. See the TMS320x240xA Device Summary section for device-specific features.

The Lx2401A device offers a peripheral suite tailored to meet the specific price/performance points required by various applications. The Lx2401A also offers a cost-effective reprogrammable solution for volume production. A password-based "code security" feature on the device is useful in preventing unauthorized duplication of proprietary code stored in on-chip Flash/ROM. Note that the LF2401A contains a 256-word boot ROM to facilitate in-circuit programming. The boot ROM on LC2401A is used for test purposes.

The Lx2401A offers an event manager module which has been optimized for digital motor control and power conversion applications. Capabilities of this module include center- and/or edge-aligned PWM generation, programmable deadband to prevent shoot-through faults, and synchronized analog-to-digital conversion. Select EV pins have been provided with an "input-qualifier" circuitry, which minimizes inadvertent pin-triggering by glitches.

The high-performance, 10-bit analog-to-digital converter (ADC) has a minimum conversion time of 500 ns and offers up to 5 channels of analog input. The autosequencing capability of the ADC allows a maximum of 16 conversions to take place in a single conversion session without any CPU overhead.

A serial communications interface (SCI) is integrated on all devices to provide asynchronous communication to other devices in the system. To maximize device flexibility, functional pins are also configurable as general-purpose inputs/outputs (GPIOs).

To streamline development time, JTAG-compliant scan-based emulation has been integrated into all devices. This provides non-intrusive real-time capabilities required to debug digital control systems. A complete suite of code-generation tools from C compilers to the industry-standard Code Composer Studio™ debugger supports this family. Numerous third-party developers not only offer device-level development tools, but also system-level design and development support.

NOTE: The Lx2401A device has reduced peripheral functionality compared to other 24x/240x devices. While peripherals such as SPI and CAN are absent on the Lx2401A, peripherals such as EV and ADC have reduced functionality. For example, in the case of EV, there is no QEP unit and the Capture unit has only one capture pin (as opposed to three or six pins in other devices). The ADC has only five input channels (as opposed to eight or sixteen channels in other devices). For these reasons, some bits that are valid in other 24x/240x devices are not applicable in the Lx2401A. The registers and their valid bits are described in Table 16, Lx2401A DSP Peripheral Register Description. For a description of those registers and bits that are valid, refer to the TMS320LF/LC240xA DSP Controllers Reference Guide: System and Peripherals (literature number SPRU357). Any exceptions to SPRU357 has been described in the respective peripheral sections in this data sheet.

The TMS320Lx2401A device, a new member of the TMS320C24x™ generation of digital signal processor (DSP) controllers, is part of the TMS320C2000™ platform of fixed-point DSPs. The Lx2401A device offers the enhanced TMS320™ DSP architectural design of the C2xx core CPU for low-cost, low-power, and high-performance processing capabilities. Several advanced peripherals, optimized for digital motor and motion control applications, have been integrated to provide a true single-chip DSP controller. While code-compatible with the existing 240x and C24x™ DSP controller devices, the Lx2401A offers increased processing performance (40 MIPS) and a higher level of peripheral integration. See the TMS320x240xA Device Summary section for device-specific features.

The Lx2401A device offers a peripheral suite tailored to meet the specific price/performance points required by various applications. The Lx2401A also offers a cost-effective reprogrammable solution for volume production. A password-based "code security" feature on the device is useful in preventing unauthorized duplication of proprietary code stored in on-chip Flash/ROM. Note that the LF2401A contains a 256-word boot ROM to facilitate in-circuit programming. The boot ROM on LC2401A is used for test purposes.

The Lx2401A offers an event manager module which has been optimized for digital motor control and power conversion applications. Capabilities of this module include center- and/or edge-aligned PWM generation, programmable deadband to prevent shoot-through faults, and synchronized analog-to-digital conversion. Select EV pins have been provided with an "input-qualifier" circuitry, which minimizes inadvertent pin-triggering by glitches.

The high-performance, 10-bit analog-to-digital converter (ADC) has a minimum conversion time of 500 ns and offers up to 5 channels of analog input. The autosequencing capability of the ADC allows a maximum of 16 conversions to take place in a single conversion session without any CPU overhead.

A serial communications interface (SCI) is integrated on all devices to provide asynchronous communication to other devices in the system. To maximize device flexibility, functional pins are also configurable as general-purpose inputs/outputs (GPIOs).

To streamline development time, JTAG-compliant scan-based emulation has been integrated into all devices. This provides non-intrusive real-time capabilities required to debug digital control systems. A complete suite of code-generation tools from C compilers to the industry-standard Code Composer Studio™ debugger supports this family. Numerous third-party developers not only offer device-level development tools, but also system-level design and development support.

NOTE: The Lx2401A device has reduced peripheral functionality compared to other 24x/240x devices. While peripherals such as SPI and CAN are absent on the Lx2401A, peripherals such as EV and ADC have reduced functionality. For example, in the case of EV, there is no QEP unit and the Capture unit has only one capture pin (as opposed to three or six pins in other devices). The ADC has only five input channels (as opposed to eight or sixteen channels in other devices). For these reasons, some bits that are valid in other 24x/240x devices are not applicable in the Lx2401A. The registers and their valid bits are described in Table 16, Lx2401A DSP Peripheral Register Description. For a description of those registers and bits that are valid, refer to the TMS320LF/LC240xA DSP Controllers Reference Guide: System and Peripherals (literature number SPRU357). Any exceptions to SPRU357 has been described in the respective peripheral sections in this data sheet.

下載 觀看有字幕稿的影片 影片
TI 不提供設計支援

此產品沒有 TI 針對新專案提供的持續設計支援,例如新內容或軟體更新。若有提供,您可在產品資料夾中找到相關資訊、軟體與工具。您也可以在 TI E2ETM 支援論壇中搜尋封存的資訊。

您可能會感興趣的類似產品

open-in-new 比較替代產品
功能相似於所比較的產品
TMS320F280023 現行 具有 100 MHz、FPU、TMU、64 kb 快閃記憶體的 C2000™ 32 位元 MCU This product is in the latest generation for high performance C2000 real-time control.

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 22
類型 標題 日期
* Data sheet TMS320LF2401A, TMS320LC2401A DSP Controllers datasheet (Rev. K) 2007年 7月 12日
* Errata TMS320LF2401A, TMS320LC2401A DSP Controller Silicon Errata (Rev. G) 2005年 6月 1日
Application note Development Tool Versions for C2000™ Support (Rev. A) PDF | HTML 2024年 6月 26日
Application note Semiconductor and IC Package Thermal Metrics (Rev. D) PDF | HTML 2024年 3月 25日
Application note EEPROM Emulation for Gen 2 C2000 Real-Time MCUs (Rev. A) 2020年 7月 23日
Application note C2000™ MISRA-C Policy 2017年 9月 26日
Application note Calculating FIT for a Mission Profile 2015年 3月 24日
Application note Programming External Nonvolatile Memory Using SDFlash for TMS320C28x Devices 2009年 11月 16日
Application note Common Object File Format (COFF) 2009年 4月 15日
Application note Migrating from TMS320x2833x/2823x to TMS320x2834x 2009年 3月 3日
User guide TMS320x280x, 2801x, 2804x Serial Peripheral Interface (SPI) Reference Guide 2009年 2月 5日
User guide TMS320x280x, 2801x DSP Enhanced Controller Area Network (eCAN) User's Guide 2009年 1月 22日
Application note Flash Programming Solutions for the TMS320F28xxx DSCs 2008年 8月 19日
Application note Microstepping Bipolar Drive of Two-Phase Hybrid Stepping Motor on F2808 DSP 2008年 5月 2日
Application note Using Enhanced Pulse Width Modulator (ePWM) Module for 0-100% Duty Cycle Control 2006年 12月 20日
Application note Using the eQEP Module in TMS320x280x as a Dedicated Capture 2006年 11月 30日
User guide TMS320LF/LC240xA DSP Controllers System and Peripherals RG (Rev. C) 2006年 5月 10日
Application note Average Current Mode Controlled Power Factor Correction Converter..TMS320LF2407A (Rev. A) 2005年 7月 19日
Application note Online Stack Overflow Detection on the TMS320C28x DSP 2003年 5月 2日
Application note Getting Started in C and Assembly Code with the TMS320LF240x DSP (Rev. A) 2002年 7月 10日
User guide TMS320F/C24x DSP Controllers CPU & Instr. Set RG-Manual Update Sheet (SPRU160C) (Rev. A) 2002年 7月 1日
User guide TMS320F/C24x DSP Controllers CPU and Instruction Set Reference Guide (Rev. C) 1999年 3月 31日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

IDE、配置、編譯器或偵錯程式

CCSTUDIO3 — 適用於 F24x/C24x 裝置的 Code Composer Studio (CCS) 整合式開發環境 (IDE) v3


Code Composer Studio 包含一整套用於開發和偵錯嵌入式應用程式的工具。它包含編譯器來源程式碼編輯器,專案建構環境、偵錯器、性能評測工具以及其他多種功能。直覺式 IDE 提供單一使用者介面,可協助您完成應用開發流程的每個步驟。使用者可利用類似工具及介面以前所未有的速度開始使用,並透過精密的產能工具新增應用功能。

請注意,此版本的 Code Composer Studio 僅適用於 F24x/C24x 裝置。

較新的 Code Composer Studio 版本支援其他 TI 嵌入式處理器 (F24x/C24x 除外)。

 

軟體程式設計工具

FTLF240X — LF240x 快閃記憶體工具

Flash tools for the C2000™real-time TMS320LF240x microcontrollers
軟體程式設計工具

SPRC073 Download LF2401A Serial Flash Programming Utility

支援產品和硬體

支援產品和硬體

產品
C2000 即時微控制器
TMS320LF2401A 16 位元 DSP、40MHz、8kw 快閃記憶體、32 接腳
軟體程式設計工具

SPRC074 Download LF240xA Serial Flash Programming Utility

支援產品和硬體

支援產品和硬體

產品
C2000 即時微控制器
TMS320LF2401A 16 位元 DSP、40MHz、8kw 快閃記憶體、32 接腳 TMS320LF2402A 16 位元 DSP、40-MHz、8-kw 快閃記憶體、64 針腳 TMS320LF2403A 16 位元 DSP、40MHz、16kw 快閃記憶體、64 接腳 TMS320LF2406A 16 位元 DSP、40-MHz、32-kw 快閃記憶體、100 針腳 TMS320LF2407A 16 位元 DSP、40MHz、32kw 快閃記憶體、144 接腳
支援軟體

SPRC141 TMS320LF240x/LF240A Flash API

支援產品和硬體

支援產品和硬體

產品
C2000 即時微控制器
SM320LF2407A-EP 具有 40 MIPS 的 C2000™ 增強型產品 16 位元無線微控制器 TMS320LF2401A 16 位元 DSP、40MHz、8kw 快閃記憶體、32 接腳 TMS320LF2402A 16 位元 DSP、40-MHz、8-kw 快閃記憶體、64 針腳 TMS320LF2403A 16 位元 DSP、40MHz、16kw 快閃記憶體、64 接腳 TMS320LF2406A 16 位元 DSP、40-MHz、32-kw 快閃記憶體、100 針腳 TMS320LF2407A 16 位元 DSP、40MHz、32kw 快閃記憶體、144 接腳
設計工具

C2000-3P-SEARCH — C2000 第三方搜尋工具

TI has partnered with multiple companies to offer a wide range of solutions and services for TI C2000 devices. These companies can accelerate your path to production using C2000 devices. Download this search tool to quickly browse third-party details and find the right third-party to meet your (...)
封裝 針腳 CAD 符號、佔位空間與 3D 模型
LQFP (VF) 32 Ultra Librarian

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 認證摘要
  • 進行中持續性的可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片