AFE58JD48

활성

16비트 125MSPS 아날로그-디지털 컨버터(ADC)를 지원하는 12.8GB JESD204B 초음파 AFE

제품 상세 정보

Device type Receiver Number of input channels 16 Active supply current (typ) (mA) 208 Supply voltage (max) (V) 3.3 Operating temperature range (°C) 0 to 85 Interface type LVDS Features Analog Front End (AFE) Rating Catalog
Device type Receiver Number of input channels 16 Active supply current (typ) (mA) 208 Supply voltage (max) (V) 3.3 Operating temperature range (°C) 0 to 85 Interface type LVDS Features Analog Front End (AFE) Rating Catalog
NFBGA (ZAV) 289 225 mm² 15 x 15
  • 16-Channel AFE for ultrasound applications:
    • Four programmable TGC setting profiles
  • Low-noise amplifier (LNA) With Active Termination:
    • Programmable gain: 21 dB, 18 dB, and 15 dB
    • Linear input amplitude: 0.37/0.5/0.71 VPP
    • Maximum input amplitude: 1 Vpp
  • Voltage-controlled attenuator (VCAT):
    • Attenuation range: 0 dB–36 dB
  • Programmable gain amplifier (PGA):
    • 18 dB–27 dB in Steps of 3 dB
  • 3rd-Order, 10 ~ 60 MHz Low-pass filter (LPF)
  • ADC Idle-Channel SNR:
    • 16-Bit, 125-MSPS Mode: 80-dBFS
    • 14-Bit, 80-MSPS Mode: 79-dBFS
  • Excellent near field SNR: 74-dBFS
  • TGC Mode JESD204B output
    • 140 mW/Ch, 0.8 nV/√Hz, 125 MSPS, 16 bit
    • 120 mW/Ch, 0.8 nV/√Hz, 80 MSPS, 16 bit
    • 115 mW/Ch, 0.8 nV/√Hz, 65 MSPS, 16 bit
    • 105 mW/Ch, 0.8 nV/√Hz, 40 MSPS, 16 bit
  • TGC Mode LVDS output
    • 120 mW/Ch, 0.8 nV/√Hz, 80 MSPS, 16 bit
    • 115 mW/Ch, 0.8 nV/√Hz, 65 MSPS, 16 bit
    • 150 mW/Ch, 0.8 nV/√Hz, 125 MSPS, 16 bit, Decimation by 2, LVDS 0.5x mode
  • CW Mode: 63 mW/Ch, 1.15 nV/√Hz
  • ±0.4 dB (typical) Device-to-device gain matching
  • Fast and consistent overload recovery
  • Continuous wave (CW) path with:
    • –159 dBc/Hz Phase noise at 1-kHz off carrier
    • λ / 16 Phase resolution
    • Supports 16x and 8x CW clocks
    • 12-dB Suppression of 3rd and 5th harmonics
  • Digital I/Q demodulator w/ data reduction
    • Fractional decimation filter M = 1 to 63 with increments of 0.25
    • On-chip RAM with 32 preset profiles
  • LVDS Interface with a speed Up to 1.28 Gbps
  • 10-Gbps JESD204B Subclass 0, 1, and 2
    • Up to 12.8-Gbps with 10-cm PCB traces
    • 2, 4, or 8 Channels per JESD lane
  • 16-Channel AFE for ultrasound applications:
    • Four programmable TGC setting profiles
  • Low-noise amplifier (LNA) With Active Termination:
    • Programmable gain: 21 dB, 18 dB, and 15 dB
    • Linear input amplitude: 0.37/0.5/0.71 VPP
    • Maximum input amplitude: 1 Vpp
  • Voltage-controlled attenuator (VCAT):
    • Attenuation range: 0 dB–36 dB
  • Programmable gain amplifier (PGA):
    • 18 dB–27 dB in Steps of 3 dB
  • 3rd-Order, 10 ~ 60 MHz Low-pass filter (LPF)
  • ADC Idle-Channel SNR:
    • 16-Bit, 125-MSPS Mode: 80-dBFS
    • 14-Bit, 80-MSPS Mode: 79-dBFS
  • Excellent near field SNR: 74-dBFS
  • TGC Mode JESD204B output
    • 140 mW/Ch, 0.8 nV/√Hz, 125 MSPS, 16 bit
    • 120 mW/Ch, 0.8 nV/√Hz, 80 MSPS, 16 bit
    • 115 mW/Ch, 0.8 nV/√Hz, 65 MSPS, 16 bit
    • 105 mW/Ch, 0.8 nV/√Hz, 40 MSPS, 16 bit
  • TGC Mode LVDS output
    • 120 mW/Ch, 0.8 nV/√Hz, 80 MSPS, 16 bit
    • 115 mW/Ch, 0.8 nV/√Hz, 65 MSPS, 16 bit
    • 150 mW/Ch, 0.8 nV/√Hz, 125 MSPS, 16 bit, Decimation by 2, LVDS 0.5x mode
  • CW Mode: 63 mW/Ch, 1.15 nV/√Hz
  • ±0.4 dB (typical) Device-to-device gain matching
  • Fast and consistent overload recovery
  • Continuous wave (CW) path with:
    • –159 dBc/Hz Phase noise at 1-kHz off carrier
    • λ / 16 Phase resolution
    • Supports 16x and 8x CW clocks
    • 12-dB Suppression of 3rd and 5th harmonics
  • Digital I/Q demodulator w/ data reduction
    • Fractional decimation filter M = 1 to 63 with increments of 0.25
    • On-chip RAM with 32 preset profiles
  • LVDS Interface with a speed Up to 1.28 Gbps
  • 10-Gbps JESD204B Subclass 0, 1, and 2
    • Up to 12.8-Gbps with 10-cm PCB traces
    • 2, 4, or 8 Channels per JESD lane

The AFE58JD48 device is a highly-integrated, analog front-end (AFE) solutions specifically designed for premium ultrasound systems.

The AFE58JD48 is an integrated AFE optimized for premium medical ultrasound application. The device is realized through a multichip module (MCM) with three dies: one 16-CH voltage-controlled amplifier (VCA) die and two 8-CH analog-to-digital converter (ADC) dies.

Each channel in the VCA die can be configured in one of two modes: time gain compensation (TGC) mode or continuous wave (CW) mode. In TGC mode, each channel includes a low-noise amplifier (LNA), a voltage-controlled attenuator (VCAT), a programmable gain amplifier (PGA), and a third-order, low-pass filter (LPF). The LNA is programmable in gains of 21 dB, 18 dB, or 15 dB. The LNA also supports active termination. The VCAT supports an attenuation range of 0 dB to 36 dB, with analog voltage control for the attenuation. The PGA provides gain options from 18 dB to 27 dB in steps of 3 dB. The LPF cutoff frequency can be set between 10 MHz and 60 MHz to support ultrasound applications with different frequencies, especially the emerging high frequency ultrasound imaging applications. In CW mode, the output of the LNA goes to a low-power passive mixer with 16 selectable phase delays followed by a summing amplifier with a band-pass filter. Different phase delays can be applied to each analog input signal to perform an on-chip beamforming operation. A harmonic filter in the CW mixer suppresses the third and fifth harmonic to enhance the sensitivity of the CW Doppler measurement.

The ADC die can be configured to operate with a resolution of 16 bits or 14 bits. The ADC primarily supports a JESD204B interface that runs up to 12.8 Gbps and reduces the circuit-board routing challenges in high-channel count systems. The output interface of the ADC can also be set as a low-voltage differential signaling (LVDS) that can easily interface with low-cost field-programmable gate arrays (FPGAs). The ADC can operate at maximum speeds of 125 MSPS 16-bit and send out the digitized data with JESD204B interface. When the LVDS interface is used, the ADCs sampling rate and resolution are limited by the LVDS output rate of 1.28 Gbps, or 80 MSPS at 16-bit resolution. The ADC in 14-bit resolution can be configured in this scenario to sample at a higher speed but still maintain the same output data rate. The ADC is designed to scale its power with sampling rate.

The AFE58JD48 additionally includes a digital demodulator block. The digital in-phase and quadrature (I/Q) demodulator with programmable decimation filters accelerates computationally-intensive algorithms at low power.

The device also allows various power and noise combinations to be selected for optimizing system performance. Therefore, the device is a suitable ultrasound AFE solution for premium systems powered either by wall outlet or by batteries.

The device is available in a 15-mm × 15-mm NFBGA-289 package and is almost pin-compatible with the AFE58JD28 and AFE58JD18 devices.

The AFE58JD48 device is a highly-integrated, analog front-end (AFE) solutions specifically designed for premium ultrasound systems.

The AFE58JD48 is an integrated AFE optimized for premium medical ultrasound application. The device is realized through a multichip module (MCM) with three dies: one 16-CH voltage-controlled amplifier (VCA) die and two 8-CH analog-to-digital converter (ADC) dies.

Each channel in the VCA die can be configured in one of two modes: time gain compensation (TGC) mode or continuous wave (CW) mode. In TGC mode, each channel includes a low-noise amplifier (LNA), a voltage-controlled attenuator (VCAT), a programmable gain amplifier (PGA), and a third-order, low-pass filter (LPF). The LNA is programmable in gains of 21 dB, 18 dB, or 15 dB. The LNA also supports active termination. The VCAT supports an attenuation range of 0 dB to 36 dB, with analog voltage control for the attenuation. The PGA provides gain options from 18 dB to 27 dB in steps of 3 dB. The LPF cutoff frequency can be set between 10 MHz and 60 MHz to support ultrasound applications with different frequencies, especially the emerging high frequency ultrasound imaging applications. In CW mode, the output of the LNA goes to a low-power passive mixer with 16 selectable phase delays followed by a summing amplifier with a band-pass filter. Different phase delays can be applied to each analog input signal to perform an on-chip beamforming operation. A harmonic filter in the CW mixer suppresses the third and fifth harmonic to enhance the sensitivity of the CW Doppler measurement.

The ADC die can be configured to operate with a resolution of 16 bits or 14 bits. The ADC primarily supports a JESD204B interface that runs up to 12.8 Gbps and reduces the circuit-board routing challenges in high-channel count systems. The output interface of the ADC can also be set as a low-voltage differential signaling (LVDS) that can easily interface with low-cost field-programmable gate arrays (FPGAs). The ADC can operate at maximum speeds of 125 MSPS 16-bit and send out the digitized data with JESD204B interface. When the LVDS interface is used, the ADCs sampling rate and resolution are limited by the LVDS output rate of 1.28 Gbps, or 80 MSPS at 16-bit resolution. The ADC in 14-bit resolution can be configured in this scenario to sample at a higher speed but still maintain the same output data rate. The ADC is designed to scale its power with sampling rate.

The AFE58JD48 additionally includes a digital demodulator block. The digital in-phase and quadrature (I/Q) demodulator with programmable decimation filters accelerates computationally-intensive algorithms at low power.

The device also allows various power and noise combinations to be selected for optimizing system performance. Therefore, the device is a suitable ultrasound AFE solution for premium systems powered either by wall outlet or by batteries.

The device is available in a 15-mm × 15-mm NFBGA-289 package and is almost pin-compatible with the AFE58JD28 and AFE58JD18 devices.

다운로드 스크립트와 함께 비디오 보기 동영상
추가 정보 요청

NDA에 따라 전체 데이터시트 및 기타 설계 리소스를 사용할 수 있습니다. 지금 요청

기술 자료

star =TI에서 선정한 이 제품의 인기 문서
검색된 결과가 없습니다. 검색어를 지우고 다시 시도하십시오.
2개 모두 보기
유형 직함 날짜
* Data sheet AFE58JD48 16-Channel Ultrasound AFE with 140-mW/Channel Power, 0.8-nV/√Hz Noise, 16-Bit, 125-MSPS ADC with JESD or LVDS Interface, Digital Demodulator, and Passive CW Mixer datasheet (Rev. A) PDF | HTML 2019/12/17
Application note Analog Time Gain Control (ATGC) Solutions for TI’s Ultrasound AFE PDF | HTML 2023/05/18

설계 및 개발

추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.

평가 보드

AFE58JD48EVM — 16비트 125MSPS ADC 평가 모듈이 포함된 AFE58JD48 12.8GB JESD204B 초음파 AFE

AFE58JD48 평가 모듈(EVM)은 뛰어난 성능과 작은 크기가 필요한 초음파 시스템을 위해 특별히 설계된 고집적 아날로그 프론트 엔드(AFE) 솔루션인 AFE58JD48 장치를 평가하기 위한 플랫폼입니다. AFE58JD48은 완전한 타임 게인 제어(TGC) 영상 경로와 연속파 도플러(CWD) 경로를 통합하였습니다.

16채널 AFE58JD48은 최저 전력 솔루션 중 하나로 최적의 시스템 성능을 위해 다양한 전력 및 잡음 조합을 지원합니다. 따라서 AFE58JD48은 고급형 및 휴대형 시스템에 적합한 초음파 AFE 솔루션입니다.

시뮬레이션 툴

PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®

TI용 PSpice®는 아날로그 회로의 기능을 평가하는 데 사용되는 설계 및 시뮬레이션 환경입니다. 완전한 기능을 갖춘 이 설계 및 시뮬레이션 제품군은 Cadence®의 아날로그 분석 엔진을 사용합니다. 무료로 제공되는 TI용 PSpice에는 아날로그 및 전력 포트폴리오뿐 아니라 아날로그 행동 모델에 이르기까지 업계에서 가장 방대한 모델 라이브러리 중 하나가 포함되어 있습니다.

TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
패키지 CAD 기호, 풋프린트 및 3D 모델
NFBGA (ZAV) 289 Ultra Librarian

주문 및 품질

포함된 정보:
  • RoHS
  • REACH
  • 디바이스 마킹
  • 납 마감/볼 재질
  • MSL 등급/피크 리플로우
  • MTBF/FIT 예측
  • 물질 성분
  • 인증 요약
  • 지속적인 신뢰성 모니터링
포함된 정보:
  • 팹 위치
  • 조립 위치

권장 제품에는 본 TI 제품과 관련된 매개 변수, 평가 모듈 또는 레퍼런스 디자인이 있을 수 있습니다.

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요. ​​​​​​​​​​​​​​

동영상