LMX1205
- Output frequency: 300MHz to 12.8GHz
- Noiseless adjustable input delay up to 60ps with 1.1ps resolution
- Individual adjustable output delays up to 55ps with 0.9ps resolution
- Ultra-low noise
- Noise floor: –159dBc/Hz at 6GHz output
- Additive jitter (DC to fCLK): 36fs
- Additive jitter (100Hz to 100MHz): 10fs
- Four high-frequency clocks with corresponding SYSREF outputs
- Shared divide by 1 (Bypass), 2, 3, 4, 5, 6, 7, and 8
- Shared programmable multiplier x2, x3, x4, x5, x6, x7 and x8
- LOGICLK output with corresponding SYSREF output
- On separate divide bank
- 1, 2, 4 pre-divider
- 1 (bypass), 2, …, 1023 post divider
- Second logic clock option with additional divider 1, 2, 4 & 8
- Six programmable output power levels
- Synchronized SYSREF clock outputs
- 508 delay step adjustments of less than 2.5ps at 12.8GHz
- Generator, repeater and repeater retime modes
- Windowing feature for SYSREFREQ pins to optimize timing
- SYNC feature to all divides and multiple devices
- Operating voltage: 2.5V
- Operating temperature: –40ºC to +85ºC
The high frequency capability, extremely low jitter and programmable clock input and output delay of this device, makes a great approach to clock high precision, high-frequency data converters without degradation of signal-to-noise ratio. Each of the four high frequency clock outputs and additional LOGICLK outputs with larger divider range, is paired with a SYSREF output clock signal. The SYSREF signal for JESD204B/C interfaces can either be internally generated or passed in as an input and re-clocked to the device clocks. The noiseless delay adjustment at input path of the high frequency clock input and individual clock output paths insures low skew clocks in multi-channel system. For data converter clocking application, having the jitter of the clock less than the aperture jitter of the data converter is important. In applications where more than four data converters need to be clocked, a variety of cascading architectures can be developed using multiple devices to distribute all the high frequency clocks and SYSREF signals required. This device, combined with an ultra-low noise reference clock source, is an exemplary choice for clocking data converters, especially when sampling above 3GHz.
您可能會感興趣的類似產品
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | LMX1205 Low-Noise, High-Frequency JESD Buffer/Multiplier/Divider datasheet | PDF | HTML | 2024年 12月 13日 |
Application note | Practical Clocking Considerations That Give Your Next High-Speed Converter Design an Edge | PDF | HTML | 2024年 10月 23日 | |
EVM User's guide | LMX1205 Evaluation Module User's Guide | PDF | HTML | 2024年 5月 13日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
LMX1205EVM — LMX1205 評估模組
<p>LMX1205 評估模組 (EVM) 設計旨在評估 LMX1205 的性能,其為四路輸出、超低附加抖動無線電頻率 (RF) 緩衝器、分頻器和倍頻器。此 EVM 可緩衝最多 12.8GHz 的射頻時鐘輸入,在 6.4GHz 至 12.8GHz 的輸出範圍內最多乘以八倍,並將輸入最多除以八倍。可程式設計邏輯閘陣列 (FPGA) 和邏輯時鐘中隨附獨立的輔助時鐘分頻器,而每個輸出均包含具皮秒精度及延遲微調功能的系統參考 (SYSREF) 補數。多個裝置可針對廣泛的時鐘分配樹狀結構進行同步化。</p>
PLLATINUMSIM-SW — PLLatinum™ 模擬工具
TICSPRO-SW — 德州儀器 (TI) 時鐘和合成器 (TICS) Pro 軟體
CLOCK-TREE-ARCHITECT — 時鐘樹架構程式設計軟體
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
VQFN (RHA) | 40 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點
建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。