ホーム インターフェイス その他のインターフェイス

IEEE 1149.1 (JTAG) と At-speed BIST に対応、30 ~ 80MHz、10 ビット バス向けの LVDS デシリアライザ

製品詳細

Protocols Catalog Rating Catalog Operating temperature range (°C) to
Protocols Catalog Rating Catalog Operating temperature range (°C) to

  • IEEE 1149.1 (JTAG) Compliant and At-Speed BIST test mode.
  • Clock recovery from PLL lock to random data patterns.
  • Guaranteed transition every data transfer cycle
  • Chipset (Tx + Rx) power consumption < 600 mW (typ) @ 80 MHz
  • Single differential pair eliminates multi-channel skew
  • 800 Mbps serial Bus LVDS data rate (at 80 MHz clock)
  • 10-bit parallel interface for 1 byte data plus 2 control bits
  • Synchronization mode and LOCK indicator
  • Programmable edge trigger on clock
  • High impedance on receiver inputs when power is off
  • Bus LVDS serial output rated for 27Ω load
  • Small 49-lead BGA package

  • IEEE 1149.1 (JTAG) Compliant and At-Speed BIST test mode.
  • Clock recovery from PLL lock to random data patterns.
  • Guaranteed transition every data transfer cycle
  • Chipset (Tx + Rx) power consumption < 600 mW (typ) @ 80 MHz
  • Single differential pair eliminates multi-channel skew
  • 800 Mbps serial Bus LVDS data rate (at 80 MHz clock)
  • 10-bit parallel interface for 1 byte data plus 2 control bits
  • Synchronization mode and LOCK indicator
  • Programmable edge trigger on clock
  • High impedance on receiver inputs when power is off
  • Bus LVDS serial output rated for 27Ω load
  • Small 49-lead BGA package

  • The SCAN921025 transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The SCAN921226 receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and recovers parallel clock.

    Both devices are compliant with IEEE 1149.1 Standard for Boundary Scan Test. IEEE 1149.1 features provide the design or test engineer access via a standard Test Access Port (TAP) to the backplane or cable interconnects and the ability to verify differential signal integrity. The pair of devices also features an at-speed BIST mode which allows the interconnects between the Serializer and Deserializer to be verified at-speed.

    The SCAN921025 transmits data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when not using either device. Upon power up of the Serializer, you can choose to activate synchronization mode or allow the Deserializer to use the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock guarantees a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the SCAN921025 output pins into TRI-STATE to achieve a high impedance state. The PLL can lock to frequencies between 30 MHz and 80 MHz.


    The SCAN921025 transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The SCAN921226 receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and recovers parallel clock.

    Both devices are compliant with IEEE 1149.1 Standard for Boundary Scan Test. IEEE 1149.1 features provide the design or test engineer access via a standard Test Access Port (TAP) to the backplane or cable interconnects and the ability to verify differential signal integrity. The pair of devices also features an at-speed BIST mode which allows the interconnects between the Serializer and Deserializer to be verified at-speed.

    The SCAN921025 transmits data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when not using either device. Upon power up of the Serializer, you can choose to activate synchronization mode or allow the Deserializer to use the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock guarantees a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the SCAN921025 output pins into TRI-STATE to achieve a high impedance state. The PLL can lock to frequencies between 30 MHz and 80 MHz.


    ダウンロード

    技術資料

    star =TI が選定したこの製品の主要ドキュメント
    結果が見つかりませんでした。検索条件をクリアしてから、再度検索を試してください。
    1 をすべて表示
    種類 タイトル 最新の英語版をダウンロード 日付
    * データシート 30-80 MHz 10Bit Bus LVDS Serial/Deserial w/ IEEE 1149.1 (JTAG) & at-speed B(jp) データシート (Rev. B 翻訳版) 最新英語版 (Rev.C) PDF | HTML 2011年 10月 24日

    購入と品質

    記載されている情報:
    • RoHS
    • REACH
    • デバイスのマーキング
    • リード端子の仕上げ / ボールの原材料
    • MSL 定格 / ピーク リフロー
    • MTBF/FIT 推定値
    • 使用原材料
    • 認定試験結果
    • 継続的な信頼性モニタ試験結果
    記載されている情報:
    • ファブの拠点
    • 組み立てを実施した拠点