ホーム インターフェイス その他のインターフェイス

TLK6002

アクティブ

デュアルチャネル、470Mbps ~ 6.25Gbps マルチレート・トランシーバ

製品詳細

Protocols Telecom SerDes Device type Transceiver Rating Catalog Operating temperature range (°C) -40 to 85
Protocols Telecom SerDes Device type Transceiver Rating Catalog Operating temperature range (°C) -40 to 85
BGA (ZEU) 324 361 mm² 19 x 19
  • Dual Channel 470Mbps to 6.25Gbps Continuous/Multi-Rate Transceiver
  • Supports all CPRI and OBSAI Data Rates
  • Integrated Latency Measurement Function, Accuracy of ±814 ps
  • CPRI/OBSAI Automated Rate Sense (ARS) Function
  • Supports SERDES Operation, 8B/10B Data Modes (20-bit and 16-bit + Controls)
  • 20-bit HSTL Single-Ended Parallel Data Interface (Integrated Source and
    End Termination)
  • Shared or Independent Reference Clock per Channel
  • Latency/Depth Configurable Transmit and Receive FIFOs.
  • Loopback Capability (Serial and Parallel Side), OBSAI Compliant
  • Supports Serial Retime Operation
  • Supports PRBS (27–1), (223 – 1) and (231–1) and
    CRPAT Long/Short Generation and Verification
  • Dual Power Supply: 1.0V Core, and 1.5V/1.8V I/O Nominal Supply
  • Serial Side Three Tap Transmit De-emphasis and Receive Adaptive Equalization
    to Allow Extended Backplane Reach
  • Programmable Output Swing on Serial Output
  • Minimum Receiver Differential Input Thresholds of 100mVdfpp
  • Loss of Signal (LOS) detection (≤75 mVdfpp)
  • Interface to Back Plane, Copper Cables, or Optical Modules
  • Hot Plug Protection
  • JTAG; IEEE 1149.1 /1149.6 Test Interface
  • MDIO; IEEE 802.3 Clause-22 Support
  • 65nm Advanced CMOS Technology
  • Industrial Ambient Operating Temp(–40°C to 85°C) at Full Rate
  • Device Package; 324 PBGA
  • APPLICATIONS
    • WI Infrastructure
    • CPRI and OBSAI Links
    • Proprietary Links
    • Backplane
    • High Speed Point- to-Point Transmission Systems

  • Dual Channel 470Mbps to 6.25Gbps Continuous/Multi-Rate Transceiver
  • Supports all CPRI and OBSAI Data Rates
  • Integrated Latency Measurement Function, Accuracy of ±814 ps
  • CPRI/OBSAI Automated Rate Sense (ARS) Function
  • Supports SERDES Operation, 8B/10B Data Modes (20-bit and 16-bit + Controls)
  • 20-bit HSTL Single-Ended Parallel Data Interface (Integrated Source and
    End Termination)
  • Shared or Independent Reference Clock per Channel
  • Latency/Depth Configurable Transmit and Receive FIFOs.
  • Loopback Capability (Serial and Parallel Side), OBSAI Compliant
  • Supports Serial Retime Operation
  • Supports PRBS (27–1), (223 – 1) and (231–1) and
    CRPAT Long/Short Generation and Verification
  • Dual Power Supply: 1.0V Core, and 1.5V/1.8V I/O Nominal Supply
  • Serial Side Three Tap Transmit De-emphasis and Receive Adaptive Equalization
    to Allow Extended Backplane Reach
  • Programmable Output Swing on Serial Output
  • Minimum Receiver Differential Input Thresholds of 100mVdfpp
  • Loss of Signal (LOS) detection (≤75 mVdfpp)
  • Interface to Back Plane, Copper Cables, or Optical Modules
  • Hot Plug Protection
  • JTAG; IEEE 1149.1 /1149.6 Test Interface
  • MDIO; IEEE 802.3 Clause-22 Support
  • 65nm Advanced CMOS Technology
  • Industrial Ambient Operating Temp(–40°C to 85°C) at Full Rate
  • Device Package; 324 PBGA
  • APPLICATIONS
    • WI Infrastructure
    • CPRI and OBSAI Links
    • Proprietary Links
    • Backplane
    • High Speed Point- to-Point Transmission Systems

The TLK6002 is a member of a portfolio of multi-gigabit transceivers, intended for use in ultra-high-speed bi-directional point-to-point data transmission systems. It is specifically intended for base station RRH (Remote Radio Head) application, but may also be used in other high speed applications. The TLK6002 supports a serial interface speed of 0.470 Gbps to 6.25 Gbps. Rate support includes all the CPRI and OBSAI rates (0.6144/0.768/1.2288/1.536/2.4576/3.072/4.9152/6.144 Gbps) using a single fixed reference clock frequency (either 122.88 MHz or 153.6 MHz).

TLK6002 20-bit parallel interface operates in 1.5V or 1.8V HSTL single-ended format. The 20-bit interface allows low speed signals on the parallel side and therefore enabling the use of low cost FPGA in the system design. The parallel interface can be programmed to be in SDR (Single Data Rate) or DDR (Double Data Rate) modes. The line rate may be set to full (≤6.25Gbps), half (≤3.75Gbps), quarter (≤1.88Gbps) or eighth (≤0.94Gbps). The line rate can be set using either device inputs or software control registers.

The TLK6002 performs data conversion parallel-to-serial, serial-to-parallel and clock extraction as a physical layer interface device. The serial transceiver interface operates at a maximum serial data rate of 6.25 Gbps.

TLK6002 accepts single-ended HSTL signals at its parallel transmit and receive data buses. If the internal 8B/10B coding and decoding are enabled, TDA/B_[19:0] are latched by TXCLK_A/B and sent to the internal 8b/10b encoder, where the resulting encoded words are serialized and transmitted differentially using a line clock derived from the SERDES reference clock at the desired line rate. If the internal coding and decoding are disabled, TDA/B_[19:0] are defined as 20-bits of data being serialized and transmitted unmodified according to the desired line rate.

The receive direction performs the serial-to-parallel conversion on the input serial data synchronizing the resulting 20-bit parallel data to the recovered byte clock (RXCLK_A/B). The optionally decoded receive data is available on the RDA/B_[19:0] output signals.

The serial transmitter and receiver are implemented using differential Current Mode Logic (CML) with integrated termination resistors.

The TLK6002 provides two local (parallel side) and two remote (serial side) loopback modes for self-test and system diagnostic purposes.

The TLK6002 has an integrated loss of signal (LOS) detection function, which is asserted in conditions where the serial input signal does not have sufficient voltage amplitude (≤75 mVdfpp). Note that the input signal must be ≥150 mVdfpp when loss of signal replacement of the receive datapath data is enabled (register bit 6.6).

The TLK6002 is a member of a portfolio of multi-gigabit transceivers, intended for use in ultra-high-speed bi-directional point-to-point data transmission systems. It is specifically intended for base station RRH (Remote Radio Head) application, but may also be used in other high speed applications. The TLK6002 supports a serial interface speed of 0.470 Gbps to 6.25 Gbps. Rate support includes all the CPRI and OBSAI rates (0.6144/0.768/1.2288/1.536/2.4576/3.072/4.9152/6.144 Gbps) using a single fixed reference clock frequency (either 122.88 MHz or 153.6 MHz).

TLK6002 20-bit parallel interface operates in 1.5V or 1.8V HSTL single-ended format. The 20-bit interface allows low speed signals on the parallel side and therefore enabling the use of low cost FPGA in the system design. The parallel interface can be programmed to be in SDR (Single Data Rate) or DDR (Double Data Rate) modes. The line rate may be set to full (≤6.25Gbps), half (≤3.75Gbps), quarter (≤1.88Gbps) or eighth (≤0.94Gbps). The line rate can be set using either device inputs or software control registers.

The TLK6002 performs data conversion parallel-to-serial, serial-to-parallel and clock extraction as a physical layer interface device. The serial transceiver interface operates at a maximum serial data rate of 6.25 Gbps.

TLK6002 accepts single-ended HSTL signals at its parallel transmit and receive data buses. If the internal 8B/10B coding and decoding are enabled, TDA/B_[19:0] are latched by TXCLK_A/B and sent to the internal 8b/10b encoder, where the resulting encoded words are serialized and transmitted differentially using a line clock derived from the SERDES reference clock at the desired line rate. If the internal coding and decoding are disabled, TDA/B_[19:0] are defined as 20-bits of data being serialized and transmitted unmodified according to the desired line rate.

The receive direction performs the serial-to-parallel conversion on the input serial data synchronizing the resulting 20-bit parallel data to the recovered byte clock (RXCLK_A/B). The optionally decoded receive data is available on the RDA/B_[19:0] output signals.

The serial transmitter and receiver are implemented using differential Current Mode Logic (CML) with integrated termination resistors.

The TLK6002 provides two local (parallel side) and two remote (serial side) loopback modes for self-test and system diagnostic purposes.

The TLK6002 has an integrated loss of signal (LOS) detection function, which is asserted in conditions where the serial input signal does not have sufficient voltage amplitude (≤75 mVdfpp). Note that the input signal must be ≥150 mVdfpp when loss of signal replacement of the receive datapath data is enabled (register bit 6.6).

ダウンロード 字幕付きのビデオを表示 ビデオ

技術資料

star =TI が選定したこの製品の主要ドキュメント
結果が見つかりませんでした。検索条件をクリアしてから、再度検索を試してください。
6 をすべて表示
種類 タイトル 最新の英語版をダウンロード 日付
* データシート Dual Channel 0.47Gbps to 6.25Gbps Multi-Rate Transceiver データシート (Rev. A) 2010年 9月 5日
ユーザー・ガイド User's Guide for Sonic MDIO Software 2013年 11月 26日
アプリケーション・ノート TLK6002 Board Design Guidelines 2010年 10月 19日
ユーザー・ガイド TLK6002 Dual-Channel, 0.47-Gbps to 6.25-Gbps, Multi-Rate Transceiver EVM 2010年 10月 15日
アプリケーション・ノート Interfacing Between LVPECL, VML, CML and LVDS Levels 2002年 12月 17日
アプリケーション・ノート High-Speed Gigabit Data Transmission Across Various Cable Media 2000年 11月 8日

設計および開発

その他のアイテムや必要なリソースを参照するには、以下のタイトルをクリックして詳細ページをご覧ください。

シミュレーション・ツール

PSPICE-FOR-TI — TI Design / シミュレーション・ツール向け PSpice®

PSpice® for TI は、各種アナログ回路の機能評価に役立つ、設計とシミュレーション向けの環境です。設計とシミュレーションに適したこのフル機能スイートは、Cadence® のアナログ分析エンジンを使用しています。PSpice for TI は無償で使用でき、アナログや電源に関する TI の製品ラインアップを対象とする、業界でも有数の大規模なモデル・ライブラリが付属しているほか、選択された一部のアナログ動作モデルも利用できます。

設計とシミュレーション向けの環境である PSpice for TI (...)
シミュレーション・ツール

TINA-TI — SPICE ベースのアナログ・シミュレーション・プログラム

TINA-TI は、DC 解析、過渡解析、周波数ドメイン解析など、SPICE の標準的な機能すべてを搭載しています。TINA には多彩な後処理機能があり、結果を必要なフォーマットにすることができます。仮想計測機能を使用すると、入力波形を選択し、回路ノードの電圧や波形を仮想的に測定することができます。TINA の回路キャプチャ機能は非常に直観的であり、「クイックスタート」を実現できます。

TINA-TI をインストールするには、約 500MB が必要です。インストールは簡単です。必要に応じてアンインストールも可能です。(そのようなことはないと思いますが)

TINA は DesignSoft (...)

ユーザー ガイド: PDF
英語版 (Rev.A): PDF
パッケージ ピン数 CAD シンボル、フットプリント、および 3D モデル
BGA (ZEU) 324 Ultra Librarian

購入と品質

記載されている情報:
  • RoHS
  • REACH
  • デバイスのマーキング
  • リード端子の仕上げ / ボールの原材料
  • MSL 定格 / ピーク リフロー
  • MTBF/FIT 推定値
  • 使用原材料
  • 認定試験結果
  • 継続的な信頼性モニタ試験結果
記載されている情報:
  • ファブの拠点
  • 組み立てを実施した拠点

サポートとトレーニング

TI E2E™ フォーラムでは、TI のエンジニアからの技術サポートを提供

コンテンツは、TI 投稿者やコミュニティ投稿者によって「現状のまま」提供されるもので、TI による仕様の追加を意図するものではありません。使用条件をご確認ください。

TI 製品の品質、パッケージ、ご注文に関するお問い合わせは、TI サポートをご覧ください。​​​​​​​​​​​​​​

ビデオ