ホーム インターフェイス 高速 SerDes FPD-Link SerDes

DS90C3202

最終購入段階

3.3V、8MHz ~ 135MHz、デュアル FPD-Link レシーバ

製品詳細

Function Deserializer Color depth (bpp) 30 Input compatibility FPD-Link LVDS Output compatibility LVCMOS Features Low-EMI Point-to-Point Communication Applications In-vehicle Infotainment (IVI) Rating Catalog Operating temperature range (°C) 0 to 70
Function Deserializer Color depth (bpp) 30 Input compatibility FPD-Link LVDS Output compatibility LVCMOS Features Low-EMI Point-to-Point Communication Applications In-vehicle Infotainment (IVI) Rating Catalog Operating temperature range (°C) 0 to 70
TQFP (PDT) 128 256 mm² 16 x 16
  • Up to 9.45 Gbit/s data throughput
  • 8 MHz to 135 MHz input clock support
  • Supports up to QXGA panel resolutions
  • Supports HDTV panel resolutions and frame rates up to 1920 x 1080p
  • LVDS 30-bit, 24-bit or 18-bit color data inputs
  • Supports single pixel and dual pixel interfaces
  • Supports spread spectrum clocking
  • Two-wire serial communication interface
  • Programmable clock edge and control strobe select
  • Power down mode
  • +3.3V supply voltage
  • 128-pin TQFP Package
  • Compliant to TIA/EIA-644-A-2001 LVDS Standard

All trademarks are the property of their respective owners.

  • Up to 9.45 Gbit/s data throughput
  • 8 MHz to 135 MHz input clock support
  • Supports up to QXGA panel resolutions
  • Supports HDTV panel resolutions and frame rates up to 1920 x 1080p
  • LVDS 30-bit, 24-bit or 18-bit color data inputs
  • Supports single pixel and dual pixel interfaces
  • Supports spread spectrum clocking
  • Two-wire serial communication interface
  • Programmable clock edge and control strobe select
  • Power down mode
  • +3.3V supply voltage
  • 128-pin TQFP Package
  • Compliant to TIA/EIA-644-A-2001 LVDS Standard

All trademarks are the property of their respective owners.

The DS90C3202 is a 3.3V single/dual FPD-Link 10-bit color receiver is designed to be used in Liquid Crystal Display TVs, LCD Monitors, Digital TVs, and Plasma Display Panel TVs. The DS90C3202 is designed to interface between the digital video processor and the display device using the low-power, low-EMI LVDS (Low Voltage Differential Signaling) interface. The DS90C3202 converts up to ten LVDS data streams back into 70 bits of parallel LVCMOS/LVTTL data. The receiver can be programmed with rising edge or falling edge clock. Optional wo-wire serial programming allows fine tuning in development and production environments. With an input clock at 135 MHz, the maximum transmission rate of each LVDS line is 945 Mbps, for an aggregate throughput rate of 9.45 Gbps (945 Mbytes/s). This allows the dual 10-bit LVDS Receiver to support resolutions up to HDTV.

The DS90C3202 is a 3.3V single/dual FPD-Link 10-bit color receiver is designed to be used in Liquid Crystal Display TVs, LCD Monitors, Digital TVs, and Plasma Display Panel TVs. The DS90C3202 is designed to interface between the digital video processor and the display device using the low-power, low-EMI LVDS (Low Voltage Differential Signaling) interface. The DS90C3202 converts up to ten LVDS data streams back into 70 bits of parallel LVCMOS/LVTTL data. The receiver can be programmed with rising edge or falling edge clock. Optional wo-wire serial programming allows fine tuning in development and production environments. With an input clock at 135 MHz, the maximum transmission rate of each LVDS line is 945 Mbps, for an aggregate throughput rate of 9.45 Gbps (945 Mbytes/s). This allows the dual 10-bit LVDS Receiver to support resolutions up to HDTV.

ダウンロード

技術資料

star =TI が選定したこの製品の主要ドキュメント
結果が見つかりませんでした。検索条件をクリアしてから、再度検索を試してください。
1 をすべて表示
種類 タイトル 最新の英語版をダウンロード 日付
* データシート DS90C3202 3.3V 8 MHz to 135 MHz Dual FPD-Link Receiver データシート (Rev. D) 2013年 4月 12日

購入と品質

記載されている情報:
  • RoHS
  • REACH
  • デバイスのマーキング
  • リード端子の仕上げ / ボールの原材料
  • MSL 定格 / ピーク リフロー
  • MTBF/FIT 推定値
  • 使用原材料
  • 認定試験結果
  • 継続的な信頼性モニタ試験結果
記載されている情報:
  • ファブの拠点
  • 組み立てを実施した拠点